ZHCSII1F June 2016 – May 2019 DRA710 , DRA712 , DRA714 , DRA716 , DRA718
PRODUCTION DATA.
PARAMETER(1) | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
VSUPPLY (Steady-State) | Supply Voltage Ranges (Steady-State) | Core (vdd, vdd_dsp) | -0.3 | 1.5 | V |
Analog (vdda_usb1, vdda_usb2, vdda_per, vdda_ddr, vdda_debug, vdda_mpu_abe, vdda_usb3, vdda_csi, vdda_core_gmac, vdda_gpu, dda_hdmi, vdda_pcie, vdda_video, vdda_osc) | -0.3 | 2.0 | V | ||
Analog 3.3V (vdda33v_usb1, vdda33v_usb2) | -0.3 | 3.8 | V | ||
vdds18v, vdds18v_ddr1, vdds_mlbp, vdds_ddr1 | -0.3 | 2.1 | V | ||
vddshv1, vddshv3, vddshv4, vddshv7-11 (1.8V mode) | -0.3 | 2.1 | V | ||
vddshv1, vddshv3, vddshv4, vddshv7, vddshv9-11 (3.3V mode) | -0.3 | 3.8 | V | ||
vddshv8 (3.3V mode) | -0.3 | 3.6 | V | ||
VIO (Steady-State) | Input and Output Voltage Ranges (Steady-State) | Core I/Os | -0.3 | 1.5 | V |
Analog I/Os (except HDMI) | -0.3 | 2.0 | V | ||
HDMI I/Os | -0.3 | 3.5 | V | ||
I/O 1.35V | -0.3 | 1.65 | V | ||
I/O 1.5V | -0.3 | 1.8 | V | ||
1.8V I/Os | -0.3 | 2.1 | V | ||
3.3V I/Os (except those powered by vddshv8) | -0.3 | 3.8 | V | ||
3.3V I/Os (powered by vddshv8) | -0.3 | 3.6 | V | ||
SR | Maximum slew rate, all supplies | 105 | V/s | ||
VIO (Transient Overshoot / Undershoot) | Input and Output Voltage Ranges (Transient Overshoot/Undershoot)
Note: valid for up to 20% of the signal period. See Figure 5-1, IO transient voltage ranges. |
0.2 × VDD (4) | V | ||
TJ | Operating junction temperature range | Automotive | -40 | +125 | °C |
TSTG | Storage temperature range after soldered onto PC Board | -55 | +150 | °C | |
Latch-up I-Test | I-test(5), All I/Os (if different levels then one line per level) | -100 | 100 | mA | |
Latch-up OV-Test | Over-voltage Test(6), All supplies (if different levels then one line per level) | N/A | 1.5 × Vsupply max | V |