ZHCSII1F June 2016 – May 2019 DRA710 , DRA712 , DRA714 , DRA716 , DRA718
PRODUCTION DATA.
PARAMETER | MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|---|
Signal Names in MUXMODE 0: porz / wakeup3 / wakeup0 | ||||||
Balls: AB10/AC10/F19 | ||||||
1.8-V Mode | ||||||
VIH | Input high-level threshold | 1.2 | V | |||
VIL | Input low-level threshold | 0.4 | V | |||
VHYS | Input hysteresis voltage | 40 | mV | |||
IIN | Input current at each I/O pin | 0.02 | 1 | µA | ||
CPAD | Pad capacitance (including package capacitance) | 1 | pF | |||
3.3-V Mode | ||||||
VIH | Input high-level threshold | 1.2 | V | |||
VIL | Input low-level threshold | 0.4 | V | |||
VHYS | Input hysteresis voltage | 40 | mV | |||
IIN | Input current at each I/O pin | 5 | 8 | µA | ||
CPAD | Pad capacitance (including package capacitance) | 1 | pF |