ZHCSII1F June 2016 – May 2019 DRA710 , DRA712 , DRA714 , DRA716 , DRA718
PRODUCTION DATA.
PARAMETER | MIN | NOM | MAX | UNIT | ||
---|---|---|---|---|---|---|
Signal Names in MUXMODE 0: tclk | ||||||
Balls: K21 | ||||||
1.8-V Mode | ||||||
VIH | Input high-level threshold (Does not meet JEDEC VIH) | 0.75 × VDDS | V | |||
VIL | Input low-level threshold (Does not meet JEDEC VIL) | 0.25 × VDDS | V | |||
VHYS | Input hysteresis voltage | 100 | mV | |||
IIN | Input current at each I/O pin | 2 | 11 | µA | ||
CPAD | Pad capacitance (including package capacitance) | 1 | pF | |||
3.3-V Mode | ||||||
VIH | Input high-level threshold (Does not meet JEDEC VIH) | 2.0 | V | |||
VIL | Input low-level threshold (Does not meet JEDEC VIL) | 0.6 | V | |||
VHYS | Input hysteresis voltage | 400 | mV | |||
IIN | Input current at each I/O pin | 5 | 11 | µA | ||
CPAD | Pad capacitance (including package capacitance) | 1 | pF |