ZHCSIC7H March 2016 – November 2019 DRA722 , DRA724 , DRA725 , DRA726
PRODUCTION DATA.
Figure 7-91, Figure 7-92, Table 7-138, and Table 7-139 present Timing requirements and Switching characteristics for MMC3 - SDIO High speed SDR50 in receiver and transmitter mode.
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
SDR503 | tsu(cmdV-clkH) | Setup time, mmc3_cmd valid before mmc3_clk rising clock edge | 1.48 | ns | |
SDR504 | th(clkH-cmdV) | Hold time, mmc3_cmd valid after mmc3_clk rising clock edge | 1.6 | ns | |
SDR507 | tsu(dV-clkH) | Setup time, mmc3_dat[i:0] valid before mmc3_clk rising clock edge | 1.48 | ns | |
SDR508 | th(clkH-dV) | Hold time, mmc3_dat[i:0] valid after mmc3_clk rising clock edge | 1.6 | ns |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
SDR501 | fop(clk) | Operating frequency, mmc3_clk | 96 | MHz | |
SDR502H | tw(clkH) | Pulse duration, mmc3_clk high | 0.5 × P - 0.270 (1) | ns | |
SDR502L | tw(clkL) | Pulse duration, mmc3_clk low | 0.5 × P - 0.270 (1) | ns | |
SDR505 | td(clkL-cmdV) | Delay time, mmc3_clk falling clock edge to mmc3_cmd transition | -3.66 | 1.46 | ns |
SDR506 | td(clkL-dV) | Delay time, mmc3_clk falling clock edge to mmc3_dat[i:0] transition | -3.66 | 1.46 | ns |
NOTE
To configure the desired Manual IO Timing Mode the user must follow the steps described in section Manual IO Timing Modes of the Device TRM.
The associated registers to configure are listed in the CFG REGISTER column. For more information, see Control Module chapter in the device TRM.
Manual IO Timings Modes must be used to ensure some IO timings for MMC3. See Table 7-2Modes Summary for a list of IO timings requiring the use of Manual IO Timings Modes. See Table 7-140Manual Functions Mapping for MMC3 for a definition of the Manual modes.
Table 7-140 lists the A_DELAY and G_DELAY values needed to calculate the correct values to be set in the CFG_x registers.
BALL | BALL NAME | MMC3_MANUAL1 | CFG REGISTER | MUXMODE | |
---|---|---|---|---|---|
A_DELAY (ps) | G_DELAY (ps) | 0 | |||
AD4 | mmc3_clk | 1085 | 21 | CFG_MMC3_CLK_IN | mmc3_clk |
AD4 | mmc3_clk | 1269 | 0 | CFG_MMC3_CLK_OUT | mmc3_clk |
AC4 | mmc3_cmd | 0 | 0 | CFG_MMC3_CMD_IN | mmc3_cmd |
AC4 | mmc3_cmd | 128 | 0 | CFG_MMC3_CMD_OEN | mmc3_cmd |
AC4 | mmc3_cmd | 98 | 0 | CFG_MMC3_CMD_OUT | mmc3_cmd |
AC7 | mmc3_dat0 | 0 | 0 | CFG_MMC3_DAT0_IN | mmc3_dat0 |
AC7 | mmc3_dat0 | 362 | 0 | CFG_MMC3_DAT0_OEN | mmc3_dat0 |
AC7 | mmc3_dat0 | 0 | 0 | CFG_MMC3_DAT0_OUT | mmc3_dat0 |
AC6 | mmc3_dat1 | 7 | 0 | CFG_MMC3_DAT1_IN | mmc3_dat1 |
AC6 | mmc3_dat1 | 333 | 0 | CFG_MMC3_DAT1_OEN | mmc3_dat1 |
AC6 | mmc3_dat1 | 0 | 0 | CFG_MMC3_DAT1_OUT | mmc3_dat1 |
AC9 | mmc3_dat2 | 0 | 0 | CFG_MMC3_DAT2_IN | mmc3_dat2 |
AC9 | mmc3_dat2 | 402 | 0 | CFG_MMC3_DAT2_OEN | mmc3_dat2 |
AC9 | mmc3_dat2 | 0 | 0 | CFG_MMC3_DAT2_OUT | mmc3_dat2 |
AC3 | mmc3_dat3 | 203 | 0 | CFG_MMC3_DAT3_IN | mmc3_dat3 |
AC3 | mmc3_dat3 | 549 | 0 | CFG_MMC3_DAT3_OEN | mmc3_dat3 |
AC3 | mmc3_dat3 | 1 | 0 | CFG_MMC3_DAT3_OUT | mmc3_dat3 |
AC8 | mmc3_dat4 | 121 | 0 | CFG_MMC3_DAT4_IN | mmc3_dat4 |
AC8 | mmc3_dat4 | 440 | 0 | CFG_MMC3_DAT4_OEN | mmc3_dat4 |
AC8 | mmc3_dat4 | 206 | 0 | CFG_MMC3_DAT4_OUT | mmc3_dat4 |
AD6 | mmc3_dat5 | 336 | 0 | CFG_MMC3_DAT5_IN | mmc3_dat5 |
AD6 | mmc3_dat5 | 283 | 0 | CFG_MMC3_DAT5_OEN | mmc3_dat5 |
AD6 | mmc3_dat5 | 174 | 0 | CFG_MMC3_DAT5_OUT | mmc3_dat5 |
AB8 | mmc3_dat6 | 320 | 0 | CFG_MMC3_DAT6_IN | mmc3_dat6 |
AB8 | mmc3_dat6 | 443 | 0 | CFG_MMC3_DAT6_OEN | mmc3_dat6 |
AB8 | mmc3_dat6 | 0 | 0 | CFG_MMC3_DAT6_OUT | mmc3_dat6 |
AB5 | mmc3_dat7 | 2 | 0 | CFG_MMC3_DAT7_IN | mmc3_dat7 |
AB5 | mmc3_dat7 | 344 | 0 | CFG_MMC3_DAT7_OEN | mmc3_dat7 |
AB5 | mmc3_dat7 | 0 | 0 | CFG_MMC3_DAT7_OUT | mmc3_dat7 |
NOTE
To configure the desired virtual mode the user must set MODESELECT bit and DELAYMODE bit field for each corresponding pad control register.
The pad control registers are presented in Table 4-3 and described in Device TRM, Control Module Chapter.