ZHCSIC7H March 2016 – November 2019 DRA722 , DRA724 , DRA725 , DRA726
PRODUCTION DATA.
NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
1 | tc(AHCLKX) | Cycle time, AHCLKX | 20 | ns | ||
2 | tw(AHCLKX) | Pulse duration, AHCLKX high or low | 0.35P (2) | ns | ||
3 | tc(ACLKRX) | Cycle time, ACLKR/X | Any Other Conditions | 20 | ns | |
ACLKX/AFSX (In Sync Mode),
ACLKR/AFSR (In Async Mode), and AXR are all inputs "80M" Virtual IO Timing Modes |
12.5 | ns | ||||
4 | tw(ACLKRX) | Pulse duration, ACLKR/X high or low | Any Other Conditions | 0.5R - 3 (3) | ns | |
ACLKX/AFSX (In Sync Mode),
ACLKR/AFSR (In Async Mode), and AXR are all inputs "80M" Virtual IO Timing Modes |
0.38R (3) | ns | ||||
5 | tsu(AFSRX-ACLK) | Setup time, AFSR/X input valid before ACLKR/X | ACLKR/X int | 20.3 | ns | |
ACLKR/X ext in
ACLKR/X ext out |
4.5 | ns | ||||
ACLKR/X ext in
ACLKR/X ext out "80M" Virtual IO Timing Modes |
3 | ns | ||||
6 | th(ACLK-AFSRX) | Hold time, AFSR/X input valid after ACLKR/X | ACLKR/X int | -1 | ns | |
ACLKR/X ext in
ACLKR/X ext out |
1.8 | ns | ||||
ACLKR/X ext in
ACLKR/X ext out "80M" Virtual IO Timing Modes |
3 | ns | ||||
7 | tsu(AXR-ACLK) | Setup time, AXR input valid before ACLKR/X | ACLKR/X int | 21.1 | ns | |
ACLKR/X ext in
ACLKR/X ext out |
4.5 | ns | ||||
ACLKR/X ext in
ACLKR/X ext out "80M" Virtual IO Timing Modes |
3 | ns | ||||
8 | th(ACLK-AXR) | Hold time, AXR input valid after ACLKR/X | ACLKR/X int | -1 | ns | |
ACLKR/X ext in
ACLKR/X ext out |
1.8 | ns | ||||
ACLKR/X ext in
ACLKR/X ext out "80M" Virtual IO Timing Modes |
3 | ns |