ZHCSJ46F December 2016 – December 2018 DRA74P , DRA75P
ADVANCE INFORMATION for pre-production products; subject to change without notice.
CAUTION
The IO Timings provided in this section are only valid for some GPMC usage modes when the corresponding Virtual IO Timings or Manual IO Timings are configured as described in the tables found in this section.
Table 5-55 and Table 5-56 assume testing over the recommended operating conditions and electrical characteristic conditions below (see Figure 5-28, Figure 5-29, Figure 5-30, Figure 5-31, Figure 5-32, and Figure 5-33).
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
F12 | tsu(dV-clkH) | Setup time, read gpmc_ad[15:0] valid before gpmc_clk high | 1.9 | ns | |
F13 | th(clkH-dV) | Hold time, read gpmc_ad[15:0] valid after gpmc_clk high | 1 | ns | |
F21 | tsu(waitV-clkH) | Setup time, gpmc_wait[1:0] valid before gpmc_clk high | 1.9 | ns | |
F22 | th(clkH-waitV) | Hold Time, gpmc_wait[1:0] valid after gpmc_clk high | 1 | ns |
NOTE
Wait monitoring support is limited to a WaitMonitoringTime value > 0. For a full description of wait monitoring feature, see General-Purpose Memory Controller section in the Device TRM.
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
F0 | tc(clk) | Cycle time, output clock gpmc_clk period (12) | 11.3 | ns | |
F2 | td(clkH-nCSV) | Delay time, gpmc_clk rising edge to gpmc_cs[7:0] transition (14) | F-0.8 (6) | F+3.17 (6) | ns |
F3 | td(clkH-nCSIV) | Delay time, gpmc_clk rising edge to gpmc_cs[7:0] invalid (14) | E-0.8 (5) | E+3.1 (5) | ns |
F4 | td(ADDV-clk) | Delay time, gpmc_a[27:0] address bus valid to gpmc_clk first edge | B-0.8 (2) | B+3.43 (2) | ns |
F5 | td(clkH-ADDIV) | Delay time, gpmc_clk rising edge to gpmc_a[27:0] gpmc address bus invalid | -0.8 | ns | |
F6 | td(nBEV-clk) | Delay time, gpmc_ben[1:0] valid to gpmc_clk rising edge | B-3.8 | B+2.37 | ns |
F7 | td(clkH-nBEIV) | Delay time, gpmc_clk rising edge to gpmc_ben[1:0] invalid | D-0.4 | D+1.1 | ns |
F8 | td(clkH-nADV) | Delay time, gpmc_clk rising edge to gpmc_advn_ale transition (14) | G-0.8 (7) | G+3.1 (7) | ns |
F9 | td(clkH-nADVIV) | Delay time, gpmc_clk rising edge to gpmc_advn_ale invalid (14) | D-0.8 (4) | D+3.1 (4) | ns |
F10 | td(clkH-nOE) | Delay time, gpmc_clk rising edge to gpmc_oen_ren transition (14) | H-0.8 (8) | H+2.45 (8) | ns |
F11 | td(clkH-nOEIV) | Delay time, gpmc_clk rising edge to gpmc_oen_ren invalid (14) | E-0.8 (5) | E+2.1 (5) | ns |
F14 | td(clkH-nWE) | Delay time, gpmc_clk rising edge to gpmc_wen transition (14) | I-0.8 (9) | I+3.1 (9) | ns |
F15 | td(clkH-Data) | Delay time, gpmc_clk rising edge to gpmc_ad[15:0] data bus transition | J-1.1 (10) | J+4.89 (10) | ns |
F17 | td(clkH-nBE) | Delay time, gpmc_clk rising edge to gpmc_ben[1:0] transition | J-1.1 (10) | J+3.8 (10) | ns |
F18 | tw(nCSV) | Pulse duration, gpmc_cs[7:0] low | A (1) | ns | |
F19 | tw(nBEV) | Pulse duration, gpmc_ben[1:0] low | C (3) | ns | |
F20 | tw(nADVV) | Pulse duration, gpmc_advn_ale low | K (11) | ns | |
F23 | td(CLK-GPIO) | Delay time, gpmc_clk transition to gpio6_16 transition (13) | 1.2 | 6.1 | ns |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
F12 | tsu(dV-clkH) | Setup time, read gpmc_ad[15:0] valid before gpmc_clk high | 2.5 | ns | |
F13 | th(clkH-dV) | Hold time, read gpmc_ad[15:0] valid after gpmc_clk high | 1.9 | ns | |
F21 | tsu(waitV-clkH) | Setup time, gpmc_wait[1:0] valid before gpmc_clk high | 2.5 | ns | |
F22 | th(clkH-waitV) | Hold Time, gpmc_wait[1:0] valid after gpmc_clk high | 1.9 | ns |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
F0 | tc(clk) | Cycle time, output clock gpmc_clk period (12) | 15.04 | ns | |
F2 | td(clkH-nCSV) | Delay time, gpmc_clk rising edge to gpmc_cs[7:0] transition (14) | F-0.13 (6) | F+6.1 (6) | ns |
F3 | td(clkH-nCSIV) | Delay time, gpmc_clk rising edge to gpmc_cs[7:0] invalid (14) | E+0.7 (5) | E+6.1 (5) | ns |
F4 | td(ADDV-clk) | Delay time, gpmc_a[27:0] address bus valid to gpmc_clk first edge | B+0.21 (2) | B+6.1 (2) | ns |
F5 | td(clkH-ADDIV) | Delay time, gpmc_clk rising edge to gpmc_a[27:0] gpmc address bus invalid | 0.7 | ns | |
F6 | td(nBEV-clk) | Delay time, gpmc_ben[1:0] valid to gpmc_clk rising edge | B-4.9 | B+0.4 | ns |
F7 | td(clkH-nBEIV) | Delay time, gpmc_clk rising edge to gpmc_ben[1:0] invalid | D-0.4 | D+4.9 | ns |
F8 | td(clkH-nADV) | Delay time, gpmc_clk rising edge to gpmc_advn_ale transition (14) | G+0.7 (7) | G+6.1 (7) | ns |
F9 | td(clkH-nADVIV) | Delay time, gpmc_clk rising edge to gpmc_advn_ale invalid (14) | D+0.7 (4) | D+6.1 (4) | ns |
F10 | td(clkH-nOE) | Delay time, gpmc_clk rising edge to gpmc_oen_ren transition (14) | H+0.42 (8) | H+5.1 (8) | ns |
F11 | td(clkH-nOEIV) | Delay time, gpmc_clk rising edge to gpmc_oen_ren invalid (14) | E+0.7 (5) | E+5.1 (5) | ns |
F14 | td(clkH-nWE) | Delay time, gpmc_clk rising edge to gpmc_wen transition (14) | I+0.46 (9) | I+6.1 (9) | ns |
F15 | td(clkH-Data) | Delay time, gpmc_clk rising edge to gpmc_ad[15:0] data bus transition | J-0.4 (10) | J+4.9 (10) | ns |
F17 | td(clkH-nBE) | Delay time, gpmc_clk rising edge to gpmc_ben[1:0] transition | J-0.4 (10) | J+5.63 (10) | ns |
F18 | tw(nCSV) | Pulse duration, gpmc_cs[7:0] low | A (1) | ns | |
F19 | tw(nBEV) | Pulse duration, gpmc_ben[1:0] low | C (3) | ns | |
F20 | tw(nADVV) | Pulse duration, gpmc_advn_ale low | K (11) | ns | |
F23 | td(CLK-GPIO) | Delay time, gpmc_clk transition to gpio6_16 transition (13) | 0.96 | 6.1 | ns |