ZHCSI52G August 2016 – March 2019 DRA780 , DRA781 , DRA782 , DRA783 , DRA785 , DRA786 , DRA787 , DRA788
PRODUCTION DATA.
NOTE
For more information, see the Serial Communication Interface / Multichannel Serial Peripheral Interface (McSPI) section of the Device TRM.
CAUTION
The IO timings provided in Section 5.9, Timing Requirements and Switching Characteristics are applicable for all combinations of signals for SPI2 and SPI4. However, the timings are only valid for SPI1 and SPI3 if signals within a single IOSET are used. The IOSETs are defined in Table 5-46.
SIGNAL NAME | DESCRIPTION | TYPE | BALL |
---|---|---|---|
Serial Peripheral Interface 1 | |||
spi1_sclk | SPI1 Clock | IO | M2 |
spi1_d0 | SPI1 Data. Can be configured as either MISO or MOSI. | IO | T5 |
spi1_d1 | SPI1 Data. Can be configured as either MISO or MOSI. | IO | U6 |
spi1_cs0 | SPI1 Chip Select | IO | M1,R6 |
spi1_cs1 | SPI1 Chip Select | IO | M1,R5 |
spi1_cs2 | SPI1 Chip Select | IO | F14,W7 |
spi1_cs3 | SPI1 Chip Select | IO | C14,W6 |
Serial Peripheral Interface 2 | |||
spi2_sclk | SPI2 Clock | IO | L1 |
spi2_d0 | SPI2 Data. Can be configured as either MISO or MOSI. | IO | R7 |
spi2_d1 | SPI2 Data. Can be configured as either MISO or MOSI. | IO | N4 |
spi2_cs0 | SPI2 Chip Select | IO | A4,L2 |
spi2_cs1 | SPI2 Chip Select | IO | B4,M1 |
Serial Peripheral Interface 3 | |||
spi3_sclk | SPI3 Clock | IO | C6,F15 |
spi3_d0 | SPI3 Data. Can be configured as either MISO or MOSI. | IO | D15,E7 |
spi3_d1 | SPI3 Data. Can be configured as either MISO or MOSI. | IO | D14,F7 |
spi3_cs0 | SPI3 Chip Select | IO | B6,F16,M1 |
spi3_cs1 | SPI3 Chip Select | IO | A5,R5 |
Serial Peripheral Interface 4 | |||
spi4_sclk | SPI4 Clock | IO | C16,F14 |
spi4_d0 | SPI4 Data. Can be configured as either MISO or MOSI. | IO | B17,E14 |
spi4_d1 | SPI4 Data. Can be configured as either MISO or MOSI. | IO | B19,F13 |
spi4_cs0 | SPI4 Chip Select | IO | C14,C17 |