ZHCSI52G August 2016 – March 2019 DRA780 , DRA781 , DRA782 , DRA783 , DRA785 , DRA786 , DRA787 , DRA788
PRODUCTION DATA.
NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
9 | tc(AHCLKX) | Cycle time, AHCLKX | 20 | ns | ||
10 | tw(AHCLKX) | Pulse duration, AHCLKX high or low | 0.5P - 2.5 | ns | ||
11 | tc(ACLKRX) | Cycle time, ACLKR/X | 20 | ns | ||
12 | tw(ACLKRX) | Pulse duration, ACLKR/X high or low | 0.5P - 2.5 | ns | ||
13 | td(ACLK-AFSXR) | Delay time, ACLKR/X transmit edge to AFSX/R output valid | ACLKR/X int | 0 | 6 | ns |
ACLKR/X ext in
ACLKR/X ext out |
2 | 23.1 | ns | |||
14 | td(ACLK-AXR) | Delay time, ACLKR/X transmit edge to AXR output valid | ACLKR/X int | 0 | 6 | ns |
ACLKR/X ext in
ACLKR/X ext out |
2 | 23.1 | ns |
NOTE
To configure the desired virtual mode the user must set MODESELECT bit and DELAYMODE bitfield for each corresponding pad control register.
The pad control registers are presented Table 4-29 and described in Device TRM, Control Module section.
CAUTION
The IO timings provided in this section are only valid if signals within a single IOSET are used. The IOSETs are defined in Table 5-56.
In Table 5-56 and Table 5-57 are presented the specific groupings of signals (IOSET) for use with McASP1 and McASP2.
SIGNALS | IOSET1 | IOSET2 | IOSET3 | |||
---|---|---|---|---|---|---|
BALL | MUX | BALL | MUX | BALL | MUX | |
mcasp1_aclkx | U17 | 1 | U17 | 1 | U17 | 1 |
mcasp1_fsx | W17 | 1 | W17 | 1 | W17 | 1 |
mcasp1_aclkr | AA17 | 1 | ||||
mcasp1_fsr | U16 | 1 | ||||
mcasp1_axr0 | W16 | 1 | W16 | 1 | W16 | 1 |
mcasp1_axr1 | V16 | 1 | V16 | 1 | V16 | 1 |
mcasp1_axr2 | U15 | 1 | ||||
mcasp1_axr3 | V15 | 1 | ||||
mcasp1_axr4 | Y15 | 1 | ||||
mcasp1_axr5 | W15 | 1 | ||||
mcasp1_axr6 | AA15 | 1 | ||||
mcasp1_axr7 | AB15 | 1 | ||||
mcasp1_axr8 | AA14 | 1 | AA14 | 1 | U15 | 4 |
mcasp1_axr9 | AB14 | 1 | AB14 | 1 | V15 | 4 |
mcasp1_axr10 | U13 | 1 | Y15 | 4 | ||
mcasp1_axr11 | V13 | 1 | W15 | 4 | ||
mcasp1_axr12 | Y13 | 1 | AA15 | 4 | ||
mcasp1_axr13 | W13 | 1 | AB15 | 4 | ||
mcasp1_axr14 | U11 | 1 | U7 | 4 | ||
mcasp1_axr15 | V11 | 1 | V7 | 4 |
SIGNALS | IOSET1 | IOSET2 | ||
---|---|---|---|---|
BALL | MUX(1) | BALL | MUX(1) | |
mcasp2_ahclkx | Y13 | 15 | C6 | 15 |
mcasp2_aclkx | U11 | 15 | F7 | 15 |
mcasp2_fsx | V11 | 15 | E7 | 15 |
mcasp2_aclkr | W13 | 15 | B6 | 15 |
mcasp2_fsr | W11 | 15 | A5 | 15 |
mcasp2_axr0 | V9 | 15 | D6 | 15 |
mcasp2_axr1 | W9 | 15 | C5 | 15 |
mcasp2_axr2 | U8 | 15 | B5 | 15 |
mcasp2_axr3 | W8 | 15 | D7 | 15 |
mcasp2_axr4 | U7 | 15 | B4 | 15 |
mcasp2_axr5 | V7 | 15 | A4 | 15 |