ZHCSI52G August 2016 – March 2019 DRA780 , DRA781 , DRA782 , DRA783 , DRA785 , DRA786 , DRA787 , DRA788
PRODUCTION DATA.
Device modules either receive their clock directly from an external clock input, directly from a PLL, or from a PRCM. Table 5-5 lists the clock source options for each module on this device, along with the maximum frequency that module can accept. To ensure proper module functionality, the device PLLs and dividers must be programmed not to exceed the maximum frequencies listed in this table.
Module | Clock Sources | |||||
---|---|---|---|---|---|---|
Instance Name | Input Clock Name | Clock Type | Max. Clock Allowed (MHz) | PRCM Clock Name | PLL / OSC / Source Clock Name | PLL / OSC / Source Name |
ADC | OCP_CLK | Int | 133 | L4PER2_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
ADC_CLK | Func | 20 | ADC_CLK | SYS_CLK1 | OSC0 | |
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | xref_clk0 | |||||
ATL | ATL_ICLK_L3 | Int | 266 | ATL_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
ATLPCLK | Func | 266 | ATL_GFCLK | CORE_X2_CLK | DPLL_CORE | |
FUNC_32K_CLK | OSC1 | |||||
RTC Oscillator | ||||||
COUNTER_32K | COUNTER_32K_FCLK | Func | 0.032 | FUNC_32K_CLK | SYS_CLK1/610 | OSC0 |
COUNTER_32K_ICLK | Int | 38.4 | WKUPAON_GICLK | SYS_CLK1 | OSC0 | |
CTRL_MODULE_BANDGAP | L3INSTR_TS_GCLK | Int | 5 | L3INSTR_TS_GCLK | SYS_CLK1 | OSC0 |
ABE_LP_CLK | DPLL_DDR | |||||
CTRL_MODULE_CORE | L4CFG_L4_GICLK | Int | 133 | L4_ICLK | CORE_X2_CLK | DPLL_CORE |
CTRL_MODULE_WKUP | WKUPAON_GICLK | Int | 38.4 | WKUPAON_GICLK | SYS_CLK1 | OSC0 |
ABE_LP_CLK | DPLL_DDR | |||||
DCAN1 | DCAN1_FCLK | Func | 20 | DCAN1_SYS_CLK | SYS_CLK1 | OSC0 |
SYS_CLK2 | OSC1 | |||||
DCAN1_ICLK | Int | 133 | WKUPAON_GICLK | SYS_CLK1 | OSC0 | |
ABE_LP_CLK | DPLL_DDR | |||||
MCAN | MCAN_FCLK | Func | 80 | MCAN_CLK | MCAN_CLK | DPLL_GMAC_DSP |
MCAN_ICLK | Int | 133 | L4PER2_L3_GICLK | CORE_X2_CLK | DPLL_CORE | |
DLL | EMIF_DLL_FCLK | Func | 266 | EMIF_DLL_GCLK | EMIF_DLL_GCLK | DPLL_DDR |
DSP1 | DSP1_FICLK | Int & Func | DSP_CLK | DSP1_GFCLK | DSP_GFCLK | DPLL_EVE_VID_DSP |
DPLL_CORE | ||||||
DPLL_GMAC_DSP | ||||||
DSP2 | DSP2_FICLK | Int & Func | DSP_CLK | DSP2_GFCLK | DSP_GFCLK | DPLL_EVE_VID_DSP |
DPLL_CORE | ||||||
DPLL_GMAC_DSP | ||||||
DSS | DSS_FCK_CLK | Int & Func | 192 | DSS_GFCLK | DSS_GFCLK | DPLL_PER |
DSS_VP_CLK | Func | 165 | VID_PIX_CLK | VID_PIX_CLK | DPLL_EVE_VID_DSP | |
DSS DISPC | DISPC_FCK_CLK | Int & Func | 192 | DSS_GFCLK | DSS_GFCLK | DPLL_PER |
DISPC_CLK1 | Int | 165 | VID_PIX_CLK | VID_PIX_CLK | DPLL_EVE_VID_DSP | |
EFUSE_CTRL_CUST | ocp_clk | Int | 133 | CUSTEFUSE_L4_GICLK | CORE_X2_CLK | DPLL_CORE |
sys_clk | Func | 38.4 | CUSTEFUSE_SYS_GFCLK | SYS_CLK1 | OSC0 | |
ELM | ELM_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
EMIF_OCP_FW | L3_CLK | Int | 266 | EMIF_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
L4_CLKEN | Int | 133 | EMIF_L4_GICLK | CORE_X2_CLK | DPLL_CORE | |
EMIF_PHY | EMIF_PHY_FCLK | Func | DDR | EMIF_PHY_GCLK | EMIF_PHY_GCLK | DPLL_DDR |
EMIF_DLL_FCLK | Int | 266 | EMIF_DLL_GCLK | - | DPLL_DDR | |
EMIF | EMIF_ICLK | Int | 266 | EMIF_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
EMIF_L3_ICLK | Int | 266 | L3_EOCP_GICLK | - | - | |
EMIF_FICLK | Func | DDR/2 | EMIF_PHY_GCLK/2 | EMIF_PHY_GCLK | DPLL_DDR | |
EVE | EVE_FCLK | Func | EVE_FCLK | EVE_CLK | EVE_GCLK | DPLL_CORE |
DPLL_GMAC_DSP | ||||||
EVE_GFCLK | DPLL_EVE_VID_DSP | |||||
GMAC_SW | CPTS_RFT_CLK | Func | 266 | GMAC_RFT_CLK | L3_ICLK | DPLL_CORE |
SYS_CLK1 | OSC0 | |||||
MAIN_CLK | Int | 125 | GMAC_MAIN_CLK | GMAC_250M_CLK | DPLL_GMAC_DSP | |
MHZ_250_CLK | Func | 250 | GMII_250MHZ_CLK | GMII_250MHZ_CLK | DPLL_GMAC_DSP | |
MHZ_5_CLK | Func | 5 | RGMII_5MHZ_CLK | RMII_50MHZ_CLK/10 | DPLL_GMAC_DSP | |
MHZ_50_CLK | Func | 50 | RMII_50MHZ_CLK | GMAC_RMII_HS_ CLK | DPLL_GMAC_DSP | |
GPIO1 | GPIO1_ICLK | Int | 38.4 | WKUPAON_GICLK | SYS_CLK1 | OSC0 |
GPIO1_DBCLK | Func | 0.032 | WKUPAON_32K_GFCLK | SYS_CLK1/610 | OSC0 | |
GPIO2 | GPIO2_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
GPIO2_DBCLK | Func | 0.032 | FUNC_32K_CLK | SYS_CLK1/610 | OSC0 | |
GPIO3 | GPIO3_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
GPIO3_DBCLK | Func | 0.032 | FUNC_32K_CLK | SYS_CLK1/610 | OSC0 | |
GPIO4 | GPIO4_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
GPIO4_DBCLK | Func | 0.032 | FUNC_32K_CLK | SYS_CLK1/610 | OSC0 | |
GPMC | GPMC_ICLK | Int & Func | 266 | L3MAIN1_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
I2C1 | I2C1_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
I2C1_FCLK | Func | 96 | PER_96M_GFCLK | FUNC_192M_CLK | DPLL_PER | |
I2C2 | I2C2_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
I2C2_FCLK | Func | 96 | PER_96M_GFCLK | FUNC_192M_CLK | DPLL_PER | |
IEEE1500_2_OCP | PI_L3CLK | Int & Func | 266 | L3INIT_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
IPU1 | IPU1_GFCLK | Int & Func | IPU_CLK | IPU1_GFCLK | DPLL_ABE_X2_CLK | DPLL_DDR |
CORE_IPU_ISS_BOOST_CLK | DPLL_CORE | |||||
L3_INSTR | L3_CLK | Int | L3_CLK | L3INSTR_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
L4_CFG | L4_CFG_CLK | Int | 133 | L4CFG_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
L4_PER1 | L4_PER1_CLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
L4_PER2 | L4_PER2_CLK | Int | 133 | L4PER2_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
L4_PER3 | L4_PER3_CLK | Int | 133 | L4PER3_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
L4_WKUP | L4_WKUP_CLK | Int | 38.4 | WKUPAON_GICLK | SYS_CLK1 | OSC0 |
ABE_LP_CLK | DPLL_DDR | |||||
MAILBOX1 | MAILBOX1_FLCK | Int | 133 | L4CFG_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
MAILBOX2 | MAILBOX2_FLCK | Int | 133 | L4CFG_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
MCASP1 | MCASP1_AHCLKR | Func | 50 | MCASP1_AHCLKR | ABE_24M_GFCLK | DPLL_DDR |
ABE_SYS_CLK | SYS_CLK1 | |||||
FUNC_24M_GFCLK | DPLL_PER | |||||
SYS_CLK1 | OSC0 | |||||
ATL_CLK0 | Module ATL | |||||
ATL_CLK1 | Module ATL | |||||
ATL_CLK2 | Module ATL | |||||
ATL_CLK3 | Module ATL | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | REF_CLKIN0 | |||||
XREF_CLK1 | REF_CLKIN1 | |||||
XREF_CLK2 | REF_CLKIN2 | |||||
MCASP1_AHCLKX | Func | 50 | MCASP1_AHCLKX | ABE_24M_GFCLK | DPLL_DDR | |
ABE_SYS_CLK | SYS_CLK1 | |||||
FUNC_24M_GFCLK | DPLL_PER | |||||
SYS_CLK1 | OSC0 | |||||
ATL_CLK0 | Module ATL | |||||
ATL_CLK1 | Module ATL | |||||
ATL_CLK2 | Module ATL | |||||
ATL_CLK3 | Module ATL | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | REF_CLKIN0 | |||||
XREF_CLK1 | REF_CLKIN1 | |||||
XREF_CLK2 | REF_CLKIN2 | |||||
MCASP1_FCLK | Func | 133 | MCASP1_AUX_GFCLK | L4_ICLK | DPLL_CORE | |
SYS_CLK1 | OSC0 | |||||
MCASP1_ICLK | Int | 266 | IPU_L3_GICLK | CORE_X2_CLK | DPLL_CORE | |
MCASP2 | MCASP2_AHCLKR | Func | 50 | MCASP6_AHCLKR | ABE_24M_GFCLK | DPLL_DDR |
ABE_SYS_CLK | SYS_CLK1 | |||||
FUNC_24M_GFCLK | DPLL_PER | |||||
SYS_CLK1 | OSC0 | |||||
ATL_CLK0 | Module ATL | |||||
ATL_CLK1 | Module ATL | |||||
ATL_CLK2 | Module ATL | |||||
ATL_CLK3 | Module ATL | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | REF_CLKIN0 | |||||
XREF_CLK1 | REF_CLKIN1 | |||||
XREF_CLK2 | REF_CLKIN2 | |||||
MCASP2_AHCLKX | Func | 50 | MCASP4_AHCLKX | ABE_24M_GFCLK | DPLL_DDR | |
ABE_SYS_CLK | SYS_CLK1 | |||||
FUNC_24M_GFCLK | DPLL_PER | |||||
SYS_CLK1 | OSC0 | |||||
ATL_CLK0 | Module ATL | |||||
ATL_CLK1 | Module ATL | |||||
ATL_CLK2 | Module ATL | |||||
ATL_CLK3 | Module ATL | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | REF_CLKIN0 | |||||
XREF_CLK1 | REF_CLKIN1 | |||||
XREF_CLK2 | REF_CLKIN2 | |||||
MCASP2_FCLK | Func | 133 | MCASP4_AUX_GFCLK | L4_ICLK | DPLL_CORE | |
SYS_CLK1 | OSC0 | |||||
MCASP2_ICLK | Int | 133 | L4PER2_L3_GICLK | CORE_X2_CLK | DPLL_CORE | |
MCASP3 | MCASP3_AHCLKR | Func | 50 | MCASP7_AHCLKR | ABE_24M_GFCLK | DPLL_DDR |
ABE_SYS_CLK | SYS_CLK1 | |||||
FUNC_24M_GFCLK | DPLL_PER | |||||
SYS_CLK1 | OSC0 | |||||
ATL_CLK0 | Module ATL | |||||
ATL_CLK1 | Module ATL | |||||
ATL_CLK2 | Module ATL | |||||
ATL_CLK3 | Module ATL | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | REF_CLKIN0 | |||||
XREF_CLK1 | REF_CLKIN1 | |||||
XREF_CLK2 | REF_CLKIN2 | |||||
MCASP3_AHCLKX | Func | 50 | MCASP5_AHCLKX | ABE_24M_GFCLK | DPLL_DDR | |
ABE_SYS_CLK | SYS_CLK1 | |||||
FUNC_24M_GFCLK | DPLL_PER | |||||
SYS_CLK1 | OSC0 | |||||
ATL_CLK0 | Module ATL | |||||
ATL_CLK1 | Module ATL | |||||
ATL_CLK2 | Module ATL | |||||
ATL_CLK3 | Module ATL | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | REF_CLKIN0 | |||||
XREF_CLK1 | REF_CLKIN1 | |||||
XREF_CLK2 | REF_CLKIN2 | |||||
MCASP3_FCLK | Func | 133 | MCASP5_AUX_GFCLK | L4_ICLK | DPLL_CORE | |
SYS_CLK1 | OSC0 | |||||
MCASP3_ICLK | Int | 133 | L4PER2_L3_GICLK | CORE_X2_CLK | DPLL_CORE | |
MCSPI1 | SPI1_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
SPI1_FCLK | Func | 48 | PER_48M_GFCLK | FUNC_192M_CLK | DPLL_PER | |
MCSPI2 | SPI2_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
SPI2_FCLK | Func | 48 | PER_48M_GFCLK | FUNC_192M_CLK | DPLL_PER | |
MCSPI3 | SPI3_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
SPI3_FCLK | Func | 48 | PER_48M_GFCLK | FUNC_192M_CLK | DPLL_PER | |
MCSPI4 | SPI4_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
SPI4_FCLK | Func | 48 | PER_48M_GFCLK | FUNC_192M_CLK | DPLL_PER | |
MMC1 | MMC_CLK_32K | Func | 0.032 | FUNC_32K_CLK | SYS_CLK1/610 | OSC0 |
MMC_FCLK | Func | 192 | MMC4_GFCLK | FUNC_192M_CLK | DPLL_PER | |
48 | FUNC_48M_FCLK | DPLL_PER | ||||
MMC_ICLK | Int | 133 | L3INIT_L3_GICLK | CORE_X2_CLK | DPLL_CORE | |
MMU_EDMA | MMU_CLK | Int | 266 | L3MAIN1_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
OCMC_RAM | OCMC_L3_CLK | Int | 266 | L3MAIN1_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
OCP_WP_NOC | PICLKOCPL3 | Int | 266 | L3INSTR_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
PWMSS1 | PWMSS1_GICLK | Int & Func | 133 | L4PER2_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
QSPI | QSPI_ICLK | Int | 266 | L4PER2_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
QSPI_FCLK | Func | 128 | QSPI_GFCLK | FUNC_128M_CLK | DPLL_PER | |
PER_QSPI_CLK | DPLL_PER | |||||
RTI1 | OCP_CLK_PI | Int | 133 | WKUPAON_GICLK | CORE_X2_CLK | DPLL_CORE |
RTI_CLK_PI | Func | 13 | RTI1_CLK | SYS_CLK1/4 | OSC0 | |
SYS_CLK2/4 | OSC1 | |||||
FUNC_32K_CLK | OSC0 | |||||
RTI2 | OCP_CLK_PI | Int | 133 | WKUPAON_GICLK | CORE_X2_CLK | DPLL_CORE |
RTI_CLK_PI | Func | 13 | RTI2_CLK | SYS_CLK1/4 | OSC0 | |
SYS_CLK2/4 | OSC1 | |||||
FUNC_32K_CLK | OSC0 | |||||
RTI3 | OCP_CLK_PI | Int | 133 | WKUPAON_GICLK | CORE_X2_CLK | DPLL_CORE |
RTI_CLK_PI | Func | 13 | RTI3_CLK | SYS_CLK1/4 | OSC0 | |
SYS_CLK2/4 | OSC1 | |||||
FUNC_32K_CLK | OSC0 | |||||
RTI4 | OCP_CLK_PI | Int | 133 | WKUPAON_GICLK | CORE_X2_CLK | DPLL_CORE |
RTI_CLK_PI | Func | 13 | RTI4_CLK | SYS_CLK1/4 | OSC0 | |
SYS_CLK2/4 | OSC1 | |||||
FUNC_32K_CLK | OSC0 | |||||
RTI5 | OCP_CLK_PI | Int | 133 | WKUPAON_GICLK | CORE_X2_CLK | DPLL_CORE |
RTI_CLK_PI | Func | 13 | RTI5_CLK | SYS_CLK1/4 | OSC0 | |
SYS_CLK2/4 | OSC1 | |||||
FUNC_32K_CLK | OSC0 | |||||
SD_DAC | CLKDAC | Func | 50 | VID_PIX_CLK | VID_PIX_CLK | DPLL_EVE_VID_DSP |
SL2 | piclk | Int | IVA_GCLK | IVA_GCLK | IVA_GFCLK | DPLL_IVA |
SPINLOCK | SPINLOCK_ICLK | Int | 133 | L4CFG_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
TIMER1 | TIMER1_ICLK | Int | 133 | WKUPAON_GICLK | SYS_CLK1 | OSC0 |
ABE_LP_CLK | DPLL_DDR | |||||
TIMER1_FCLK | Func | 38.4 | TIMER1_GFCLK | SYS_CLK1 | OSC0 | |
FUNC_32K_CLK | OSC0 | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | xref_clk0 | |||||
XREF_CLK1 | xref_clk1 | |||||
ABE_GICLK | DPLL_DDR | |||||
TIMER2 | TIMER2_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
TIMER2_FCLK | Func | 100 | TIMER2_GFCLK | SYS_CLK1 | OSC0 | |
FUNC_32K_CLK | OSC0 | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | xref_clk0 | |||||
XREF_CLK1 | xref_clk1 | |||||
ABE_GICLK | DPLL_DDR | |||||
TIMER3 | TIMER3_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
TIMER3_FCLK | Func | 100 | TIMER3_GFCLK | SYS_CLK1 | OSC0 | |
FUNC_32K_CLK | OSC0 | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | xref_clk0 | |||||
XREF_CLK1 | xref_clk1 | |||||
ABE_GICLK | DPLL_DDR | |||||
TIMER4 | TIMER4_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
TIMER4_FCLK | Func | 100 | TIMER4_GFCLK | SYS_CLK1 | OSC0 | |
FUNC_32K_CLK | OSC0 | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | xref_clk0 | |||||
XREF_CLK1 | xref_clk1 | |||||
ABE_GICLK | DPLL_DDR | |||||
TIMER5 | TIMER5_ICLK | Int | 133 | IPU_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
TIMER5_FCLK | Func | 100 | TIMER5_GFCLK | SYS_CLK1 | OSC0 | |
FUNC_32K_CLK | OSC0 | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | xref_clk0 | |||||
XREF_CLK1 | xref_clk1 | |||||
ABE_GICLK | DPLL_DDR | |||||
CLKOUTMUX0_CLK | CLKOUTMUX0 | |||||
TIMER6 | TIMER6_ICLK | Int | 133 | IPU_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
TIMER6_FCLK | Func | 100 | TIMER6_GFCLK | SYS_CLK1 | OSC0 | |
FUNC_32K_CLK | OSC0 | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | xref_clk0 | |||||
XREF_CLK1 | xref_clk1 | |||||
ABE_GICLK | DPLL_DDR | |||||
CLKOUTMUX0_CLK | CLKOUTMUX0 | |||||
TIMER7 | TIMER7_ICLK | Int | 133 | IPU_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
TIMER7_FCLK | Func | 100 | TIMER7_GFCLK | SYS_CLK1 | OSC0 | |
FUNC_32K_CLK | OSC0 | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | xref_clk0 | |||||
XREF_CLK1 | xref_clk1 | |||||
ABE_GICLK | DPLL_DDR | |||||
CLKOUTMUX0_CLK | CLKOUTMUX0 | |||||
TIMER8 | TIMER8_ICLK | Int | 133 | IPU_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
TIMER8_FCLK | Func | 100 | TIMER8_GFCLK | SYS_CLK1 | OSC0 | |
FUNC_32K_CLK | OSC0 | |||||
SYS_CLK2 | OSC1 | |||||
XREF_CLK0 | xref_clk0 | |||||
XREF_CLK1 | xref_clk1 | |||||
ABE_GICLK | DPLL_DDR | |||||
CLKOUTMUX0_CLK | CLKOUTMUX0 | |||||
TPCC | TPCC_GCLK | Int | 266 | L3MAIN1_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
TPTC1 | TPTC0_GCLK | Int | 266 | L3MAIN1_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
TPTC2 | TPTC1_GCLK | Int | 266 | L3MAIN1_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
UART1 | UART1_FCLK | Func | 192 | UART1_GFCLK | FUNC_192M_CLK | DPLL_PER |
48 | FUNC_48M_FCLK | DPLL_PER | ||||
UART1_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE | |
UART2 | UART2_FCLK | Func | 192 | UART2_GFCLK | FUNC_192M_CLK | DPLL_PER |
48 | FUNC_48M_FCLK | DPLL_PER | ||||
UART2_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE | |
UART3 | UART3_FCLK | Func | 192 | UART3_GFCLK | FUNC_192M_CLK | DPLL_PER |
48 | FUNC_48M_FCLK | DPLL_PER | ||||
UART3_ICLK | Int | 133 | L4PER_L3_GICLK | CORE_X2_CLK | DPLL_CORE | |
VCP1 | VCP1_CLK | Int | 266 | L3MAIN1_L3_GICLK | CORE_X2_CLK | DPLL_CORE |
VIP1 | PROC_CLK | Func | 266 | VIP1_GCLK | L3_ICLK | DPLL_CORE |
L3_CLK | Int | CORE_ISS_MAIN_CLK | DPLL_CORE | |||
L4_CLK | Int | 133 | VIP1_GCLKDIV2 | VIP1_GCLK/2 | DPLL_CORE |