5.10.6.21.3.2 MMC3 and MMC4, SD High Speed
Figure 5-101, Figure 5-102, and Table 5-149 through Table 5-152 present Timing requirements and Switching characteristics for MMC3 and MMC4 - SD and SDIO High speed in receiver and transmitter mode.
Table 5-149 Timing Requirements for MMC3 - SD/SDIO High Speed Mode (1)
NO. |
PARAMETER |
DESCRIPTION |
MIN |
MAX |
UNIT |
HS3 |
tsu(cmdV-clkH) |
Setup time, mmc3_cmd valid before mmc3_clk rising clock edge |
5.3 |
|
ns |
HS4 |
th(clkH-cmdV) |
Hold time, mmc3_cmd valid after mmc3_clk rising clock edge |
2.6 |
|
ns |
HS7 |
tsu(dV-clkH) |
Setup time, mmc3_dat[i:0] valid before mmc3_clk rising clock edge |
5.3 |
|
ns |
HS8 |
th(clkH-dV) |
Hold time, mmc3_dat[i:0] valid after mmc3_clk rising clock edge |
2.6 |
|
ns |
- i in [i:0] = 7
Table 5-150 Switching Characteristics for MMC3 - SD/SDIO High Speed Mode (2)
NO. |
PARAMETER |
DESCRIPTION |
MIN |
MAX |
UNIT |
HS1 |
fop(clk) |
Operating frequency, mmc3_clk |
|
48 |
MHz |
HS2H |
tw(clkH) |
Pulse duration, mmc3_clk high |
0.5 × P-0.270 (1) |
|
ns |
HS2L |
tw(clkL) |
Pulse duration, mmc3_clk low |
0.5 × P-0.270 (1) |
|
ns |
HS5 |
td(clkL-cmdV) |
Delay time, mmc3_clk falling clock edge to mmc3_cmd transition |
-7.6 |
3.6 |
ns |
HS6 |
td(clkL-dV) |
Delay time, mmc3_clk falling clock edge to mmc3_dat[i:0] transition |
-7.6 |
3.6 |
ns |
- P = output mmc3_clk period in ns
- i in [i:0] = 7
Table 5-151 Timing Requirements for MMC4 - High Speed Mode (1)
NO. |
PARAMETER |
DESCRIPTION |
MIN |
MAX |
UNIT |
HS3 |
tsu(cmdV-clkH) |
Setup time, mmc4_cmd valid before mmc4_clk rising clock edge |
5.3 |
|
ns |
HS4 |
th(clkH-cmdV) |
Hold time, mmc4_cmd valid after mmc4_clk rising clock edge |
1.6 |
|
ns |
HS7 |
tsu(dV-clkH) |
Setup time, mmc4_dat[i:0] valid before mmc4_clk rising clock edge |
5.3 |
|
ns |
HS8 |
th(clkH-dV) |
Hold time, mmc4_dat[i:0] valid after mmc4_clk rising clock edge |
1.6 |
|
ns |
- i in [i:0] = 3
Table 5-152 Switching Characteristics for MMC4 - High Speed Mode (2)
NO. |
PARAMETER |
DESCRIPTION |
MIN |
MAX |
UNIT |
HS1 |
fop(clk) |
Operating frequency, mmc4_clk |
|
48 |
MHz |
HS2H |
tw(clkH) |
Pulse duration, mmc4_clk high |
0.5 × P-0.270 (1) |
|
ns |
HS2L |
tw(clkL) |
Pulse duration, mmc4_clk low |
0.5 × P-0.270 (1) |
|
ns |
HS5 |
td(clkL-cmdV) |
Delay time, mmc4_clk falling clock edge to mmc4_cmd transition |
-8.8 |
6.6 |
ns |
HS6 |
td(clkL-dV) |
Delay time, mmc4_clk falling clock edge to mmc4_dat[i:0] transition |
-8.8 |
6.6 |
ns |
- P = output mmc4_clk period in ns
- i in [i:0] = 3