ZHCSKS2E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
The device contains ATL module that can be used for asynchronous sample rate conversion of audio. The ATL calculates the error between two time bases, such as audio syncs, and optionally generates an averaged clock using cycle stealing via software.
For more information about ATL, see Audio Tracking Logic (ATL) section in Peripherals chapter in the device TRM.
Table 7-26 represents ATL timing conditions.
PARAMETER | MODE | MIN | MAX | UNIT | |
---|---|---|---|---|---|
INPUT CONDITIONS | |||||
SRI | Input slew rate | External reference CLK | 0.5 | 5 | V/ns |
OUTPUT CONDITIONS | |||||
CL | Output load capacitance | Internal reference CLK | 1 | 10 | pF |
Section 7.9.5.1.1, Section 7.9.5.1.2, Section 7.9.5.1.3, and Section 7.9.5.1.4 present timing requirements and switching characteristics for ATL.