ZHCSKS2E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
NO.1 | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
ASP1 | tc(AHCLKRX) | Cycle time, AHCLKR/X | 15.26 | ns | ||
ASP2 | tw(AHCLKRX) | Pulse duration, AHCLKR/X high or low | -1.53 + 0.5P2 | ns | ||
ASP3 | tc(ACLKRX) | Cycle time, ACLKR/X | 15.26 | ns | ||
ASP4 | tw(ACLKRX) | Pulse duration, ACLKR/X high or low | -1.53 + 0.5R3 | ns | ||
ASP5 | tsu(AFSRX-ACLKRX) | Setup time, AFSR/X input valid before ACLKR/X | ACLKR/X int | 12.3 | ns | |
ACLKR/X ext in/out | 4 | |||||
ASP6 | th(ACLKRX-AFSRX) | Hold time, AFSR/X input valid after ACLKR/X | ACLKR/X int | -1 | ns | |
ACLKR/X ext in/out | 1.6 | |||||
ASP7 | tsu(AXR-ACLKRX) | Setup time, AXR input valid before ACLKR/X | ACLKR/X int | 12.3 | ns | |
ACLKR/X ext in/out | 4 | |||||
ASP8 | th(ACLKRX-AXR) | Hold time, AXR input valid after ACLKR/X | ACLKR/X int | -1 | ns | |
ACLKR/X ext in/out | 1.6 |
Table 7-48 and Figure 7-78 present switching characteristics over recommended operating conditions for MCASP0 to MCASP11.
NO.1 | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
---|---|---|---|---|---|---|
ASP9 | tc(AHCLKRX) | Cycle time, AHCLKR/X | 20 | ns | ||
ASP10 | tw(AHCLKRX) | Pulse duration, AHCLKR/X high or low | -2 + 0.5P2 | ns | ||
ASP11 | tc(ACLKRX) | Cycle time, ACLKR/X | 20 | ns | ||
ASP12 | tw(ACLKRX) | Pulse duration, ACLKR/X high or low | -2 + 0.5R3 | ns | ||
ASP13 | td(ACLKRX-AFSRX) | Delay time, ACLKR/X transmit edge to AFSR/X output valid | ACLKR/X int | 0 | 7.25 | ns |
ACLKR/X ext in/out | -15.28 | 12.84 | ||||
ASP14 | td(ACLKX-AXR) | Delay time, ACLKX transmit edge to AXR output valid | ACLKR/X int | 0 | 7.25 | ns |
ACLKR/X ext in/out | -15.28 | 12.84 | ||||
ASP15 | tdis(ACLKX-AXR) | Disable time, ACLKX transmit edge to AXR output high impedance | ACLKR/X int | 0 | 7.25 | ns |
ACLKR/X ext in/out | -14.9 | 14 |
For more information, see Multichannel Audio Serial Port (MCASP) section in Peripherals chapter in the device TRM.