ZHCSKS2E april 2020 – june 2023 DRA821U , DRA821U-Q1
PRODUCTION DATA
Table 7-75 present switching characteristics for MMCSDi – UHS-I DDR50 Mode (see Figure 7-100).
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
fop(clk) | Operating frequency, MMC[x]_CLK | 50 | MHz | ||
DDR505 | tc(clk) | Cycle time, MMC[x]_CLK | 20 | ns | |
DDR506 | tw(clkH) | Pulse duration, MMC[x]_CLK high | 9.2 | ns | |
DDR507 | tw(clkL) | Pulse duration, MMC[x]_CLK low | 9.2 | ns | |
DDR508 | td(clkH-cmdV) | Delay time, MMC[x]_CLK rising edge to MMC[x]_CMD transition | 1.2 | 3.46 | ns |
DDR509 | td(clk-dV) | Delay time, MMC[x]_CLK transition to MMC[x]_DAT[3:0] transition | 1.2 | 6.12 | ns |