ZHCSN40K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
For more details about features and additional description information on the device Inter-Integrated Circuit, see the corresponding sections within Section 5.3, Signal Descriptions and Section 7, Detailed Description.
Table 6-52, Table 6-53 , Table 6-54, Figure 6-81, Table 6-56, Figure 6-82, and Figure 6-83 assume testing over the recommended operating conditions and electrical characteristic conditions.
PARAMETER | MIN | MAX | UNIT | |
---|---|---|---|---|
INPUT CONDITIONS | ||||
SRI | Input slew rate | 0.2276 | 5 | V/ns |
OUTPUT CONDITIONS | ||||
CL | Output load capacitance | 50 | pF |
NO. | MODE | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|
OD4 | tsu(sdaV-sclH) | Setup time, SDA valid before SCL rising edge | Master | 3 | ns |
NO. | PARAMETER | MODE | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
OD1 | tw(sclL_od) | Pulse duration, SCL low | Master | 200 | ns | |
tw(sclL_od_dig) | tw(sclL_od) + tf(sda_od), min | ns | ||||
OD2 | tw(sclH_od) | Pulse duration, SCL high | Master | 41 | ns | |
tw(sclH_od_dig) | tw(sclH_od) + tf(scl) | ns | ||||
OD3 | tf(sda_od) | Fall time, SDA | Master | tf(scl) | 12 | ns |
OD5 | td(sclL-START) | Delay time, SCL low after START (S) condition | Master, ENTAS0 | 38.4 | 1000 | ns |
Master, ENTAS1 | 38.4 | 100000 | ns | |||
Master, ENTAS2 | 38.4 | 2000000 | ns | |||
Master, ENTAS3 | 38.4 | 50000000 | ns | |||
OD6 | td(sclH-STOP) | Delay time, SCL high before STOP (P) condition | Master | td(sclV), min / 2 | ns | |
OD7 | tw(mmoverlap) | Pulse duration, current master to secondary master overlap time during handoff | Master | tw(sclL_od_dig) | ns | |
OD8 | tw(aval) | Pulse duration, Bus Available condition | Master | 1000 | ns | |
OD9 | tw(idle) | Pulse duration, Bus Idle condition | Master | 1000000 | ns | |
OD10 | tw(mmlock) | Pulse duration, new master not driving SDA low | Master | tw(aval) | ns |
NO. | MODE | MIN | MAX | UNIT | ||
---|---|---|---|---|---|---|
D8 | th(sclV-sdaV) | Hold time, SDA valid after SCL transition | Master | tr(scl) + 3 and tf(scl) + 3 | ns | |
D9 | tsu(sdaV-sclV) | Seutp time, SDA valid before SCL transition | Master | 3 | ns |
NO. | PARAMETER | MODE | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
D1 | tc(scl) | Cycle time, SCL | Master | 80 | 100000 | ns |
D2 | tw(sclL) | Pulse duration, SCL low | Master | 24 | ns | |
tw(sclL_dig) | 32 | ns | ||||
D4 | tw(sclH) | Pulse duration, SCL high | Master | 24 | ns | |
tw(sclH_dig) | 32 | ns | ||||
D6 | tr(scl) | Rise time, SCL | Master | 150 × 1 / tc(scl) | 60 | ns |
D7 | tf(scl) | Fall time, SCL | Master | 150 × 1 / tc(scl) | 60 | ns |
D10 | td(Sr-sclV) | Delay time, SCL valid after Repeated START (Sr) | Master | td(sclV-START), min | ns | |
D11 | td(sclV-Sr) | Delay time, Repeated START (Sr) after SCL valid | Master | td(sclV-START), min / 2 | ns |