ZHCSN40K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
For more details about features and additional description information on the device Serial Port Interface, see the corresponding sections within Section 5.3, Signal Descriptions and Section 7, Detailed Description.
For more information, see Multichannel Serial Peripheral Interface (MCSPI) section in Peripherals chapter in the device TRM.
Table 6-62 represents MCSPI timing conditions.
The IO timings provided in this section are applicable for all combinations of signals for MCU_SPI0 and MCU_SPI1. However, the timings are only valid for MCU_SPI0 and MCU_SPI1 if signals within a single IOSET are used. The IOSETs are defined in the Table 6-67 and Table 6-68 tables.
PARAMETER | MIN | MAX | UNIT | ||
---|---|---|---|---|---|
INPUT CONDITIONS | |||||
SRI | Input slew rate | 2 | 8.5 | V/ns | |
OUTPUT CONDITIONS | |||||
CL | Output load capacitance | CLK | 6 | 24 | pF |
D[x], CSi | 6 | 12 | pF |