ZHCSN40K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
For more details about features and additional description information on the device LPDDR4 Memory Interfaces, see the corresponding sections within Section 5.3, Signal Descriptions and Section 7, Detailed Description.
The device has dedicated interface to LPDDR4. It supports JEDEC JESD209-4B standard compliant LPDDR4 SDRAM devices with the following features:
Table 6-41 and Figure 6-53 present switching characteristics for DDRSS.
NO. | PARAMETER | DDR TYPE | MIN | MAX | UNIT | |
---|---|---|---|---|---|---|
1 | tc(DDR_CKP/DDR_CKN) | Cycle time, DDR0_CKP and DDR0_CKN | LPDDR4 | 0.536 | 3.003 | ns |
For more information, see DDR Subsystem (DDRSS) section in Memory Controllers chapter in the device TRM.