ZHCSN40K February 2019 – April 2024 DRA829J , DRA829J-Q1 , DRA829V , DRA829V-Q1
PRODUCTION DATA
For more details about features and additional description information on the device General-Purpose Memory Controller, see the corresponding sections within Section 5.3, Signal Descriptions and Section 7, Detailed Description.
Table 6-103 represents GPMC timing conditions.
The IO timings provided in this section are applicable for all combinations of signals for GPMC0. However, the timings are only valid for GPMC0 if signals within a single IOSET are used. The IOSETs are defined in the Section 6.9.5.12.4 , GPMC0_IOSET,table.
PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|
Input Conditions | ||||
tSR | Input slew rate | 1.65 | 4 | V/ns |
Output Conditions | ||||
CLOAD | Output load capacitance | 5 | 20 | pF |