ZHCSEJ7B
October 2015 – April 2018
DRV2605L-Q1
PRODUCTION DATA.
1
特性
2
应用
3
说明
简化原理图
4
修订历史记录
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Electrical Characteristics
6.6
Timing Requirements
6.7
Switching Characteristics
6.8
Typical Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Support for ERM and LRA Actuators
7.3.2
Smart-Loop Architecture
7.3.2.1
Auto-Resonance Engine for LRA
7.3.2.2
Real-Time Resonance-Frequency Reporting for LRA
7.3.2.3
Automatic Switch to Open-Loop for LRA
7.3.2.4
Automatic Overdrive and Braking
7.3.2.4.1
Startup Boost
7.3.2.4.2
Brake Factor
7.3.2.4.3
Brake Stabilizer
7.3.2.5
Automatic Level Calibration
7.3.2.5.1
Automatic Compensation for Resistive Losses
7.3.2.5.2
Automatic Back-EMF Normalization
7.3.2.5.3
Calibration Time Adjustment
7.3.2.5.4
Loop-Gain Control
7.3.2.5.5
Back-EMF Gain Control
7.3.2.6
Actuator Diagnostics
7.3.2.7
Automatic Re-Synchronization
7.3.3
Open-Loop Operation for LRA
7.3.4
Open-Loop Operation for ERM
7.3.5
Flexible Front-End Interface
7.3.5.1
PWM Interface
7.3.5.2
Internal Memory Interface
7.3.5.2.1
Waveform Sequencer
7.3.5.2.2
Library Parameterization
7.3.5.3
Real-Time Playback (RTP) Interface
7.3.5.4
Analog Input Interface
7.3.5.5
Audio-to-Vibe Interface
7.3.5.6
Input Trigger Option
7.3.5.6.1
I2C Trigger
7.3.5.6.2
Edge Trigger
7.3.5.6.3
Level Trigger
7.3.5.7
Noise Gate Control
7.3.6
Edge Rate Control
7.3.7
Constant Vibration Strength
7.3.8
Battery Voltage Reporting
7.3.9
Low-Power Standby
7.3.10
I2C Watchdog Timer
7.3.11
Device Protection
7.3.11.1
Thermal Protection
7.3.11.2
Overcurrent Protection of the Actuator
7.3.11.3
Overcurrent Protection of the Regulator
7.3.11.4
Brownout Protection
7.4
Device Functional Modes
7.4.1
Power States
7.4.1.1
Operation With VDD < 2 V (Minimum VDD)
7.4.1.2
Operation With VDD > 5.5 V (Absolute Maximum VDD)
7.4.1.3
Operation With EN Control
7.4.1.4
Operation With STANDBY Control
7.4.1.5
Operation With DEV_RESET Control
7.4.1.6
Operation in the Active State
7.4.2
Changing Modes of Operation
7.4.3
Operation of the GO Bit
7.4.4
Operation During Exceptional Conditions
7.4.4.1
Operation With No Actuator Attached
7.4.4.2
Operation With a Non-Moving Actuator Attached
7.4.4.3
Operation With a Short at REG Pin
7.4.4.4
Operation With a Short at OUT+, OUT–, or Both
7.5
Programming
7.5.1
Auto-Resonance Engine Programming for the LRA
7.5.1.1
Drive-Time Programming
7.5.1.2
Current-Dissipation Time Programming
7.5.1.3
Blanking Time Programming
7.5.1.4
Zero-Crossing Detect-Time Programming
7.5.2
Automatic-Level Calibration Programming
7.5.2.1
Rated Voltage Programming
7.5.2.2
Overdrive Voltage-Clamp Programming
7.5.3
I2C Interface
7.5.3.1
General I2C Operation
7.5.3.2
Single-Byte and Multiple-Byte Transfers
7.5.3.3
Single-Byte Write
7.5.3.4
Multiple-Byte Write and Incremental Multiple-Byte Write
7.5.3.5
Single-Byte Read
7.5.3.6
Multiple-Byte Read
7.5.4
Programming for Open-Loop Operation
7.5.4.1
Programming for ERM Open-Loop Operation
7.5.4.2
Programming for LRA Open-Loop Operation
7.5.5
Programming for Closed-Loop Operation
7.5.6
Auto Calibration Procedure
7.5.7
Waveform Playback Programming
7.5.7.1
Data Formats for Waveform Playback
7.5.7.1.1
Open-Loop Mode
7.5.7.1.2
Closed-Loop Mode, Unidirectional
7.5.7.1.3
Closed-Loop Mode, Bidirectional
7.5.7.2
Waveform Setup and Playback
7.5.7.2.1
Waveform Playback Using RTP Mode
7.5.7.2.2
Waveform Playback Using the Analog-Input Mode
7.5.7.2.3
Waveform Playback Using PWM Mode
7.5.7.2.4
Waveform Playback Using Audio-to-Vibe Mode
7.5.7.2.5
Waveform Sequencer
7.5.7.2.6
Waveform Triggers
7.6
Register Map
7.6.1
Status (Address: 0x00)
Table 4.
Status Register Field Descriptions
7.6.2
Mode (Address: 0x01)
Table 5.
Mode Register Field Descriptions
7.6.3
Real-Time Playback Input (Address: 0x02)
Table 6.
Real-Time Playback Input Register Field Descriptions
7.6.4
(Address: 0x03)
Table 7.
Register Field Descriptions
7.6.5
Waveform Sequencer (Address: 0x04 to 0x0B)
Table 8.
Waveform Sequencer Register Field Descriptions
7.6.6
GO (Address: 0x0C)
Table 9.
GO Register Field Descriptions
7.6.7
Overdrive Time Offset (Address: 0x0D)
Table 10.
Overdrive Time Offset Register Field Descriptions
7.6.8
Sustain Time Offset, Positive (Address: 0x0E)
Table 11.
Sustain Time Offset, Positive Register Field Descriptions
7.6.9
Sustain Time Offset, Negative (Address: 0x0F)
Table 12.
Sustain Time Offset, Negative Register Field Descriptions
7.6.10
Brake Time Offset (Address: 0x10)
Table 13.
Brake Time Offset Register Field Descriptions
7.6.11
Audio-to-Vibe Control (Address: 0x11)
Table 14.
Audio-to-Vibe Control Register Field Descriptions
7.6.12
Audio-to-Vibe Minimum Input Level (Address: 0x12)
Table 15.
Audio-to-Vibe Minimum Input Level Register Field Descriptions
7.6.13
Audio-to-Vibe Maximum Input Level (Address: 0x13)
Table 16.
Audio-to-Vibe Maximum Input Level Register Field Descriptions
7.6.14
Audio-to-Vibe Minimum Output Drive (Address: 0x14)
Table 17.
Audio-to-Vibe Minimum Output Drive Register Field Descriptions
7.6.15
Audio-to-Vibe Maximum Output Drive (Address: 0x15)
Table 18.
Audio-to-Vibe Maximum Output Drive Register Field Descriptions
7.6.16
Rated Voltage (Address: 0x16)
Table 19.
Rated Voltage Register Field Descriptions
7.6.17
Overdrive Clamp Voltage (Address: 0x17)
Table 20.
Overdrive Clamp Voltage Register Field Descriptions
7.6.18
Auto-Calibration Compensation Result (Address: 0x18)
Table 21.
Auto-Calibration Compensation-Result Register Field Descriptions
7.6.19
Auto-Calibration Back-EMF Result (Address: 0x19)
Table 22.
Auto-Calibration Back-EMF Result Register Field Descriptions
7.6.20
Feedback Control (Address: 0x1A)
Table 23.
Feedback Control Register Field Descriptions
7.6.21
Control1 (Address: 0x1B)
Table 24.
Control1 Register Field Descriptions
7.6.22
Control2 (Address: 0x1C)
Table 25.
Control2 Register Field Descriptions
7.6.23
Control3 (Address: 0x1D)
Table 26.
Control3 Register Field Descriptions
7.6.24
Control4 (Address: 0x1E)
Table 27.
Control4 Register Field Descriptions
7.6.25
Control5 (Address: 0x1F)
Table 28.
Control5 Register Field Descriptions
7.6.26
LRA Open Loop Period (Address: 0x20)
Table 29.
LRA Open Loop Period Register Field Descriptions
7.6.27
V(BAT) Voltage Monitor (Address: 0x21)
Table 30.
V(BAT) Voltage-Monitor Register Field Descriptions
7.6.28
LRA Resonance Period (Address: 0x22)
Table 31.
LRA Resonance-Period Register Field Descriptions
8
Application and Implementation
8.1
Application Information
8.2
Typical Application
8.2.1
Design Requirements
8.2.2
Detailed Design Procedure
8.2.2.1
Actuator Selection
8.2.2.1.1
Eccentric Rotating-Mass Motors (ERM)
8.2.2.1.2
Linear Resonance Actuators (LRA)
8.2.2.1.2.1
Auto-Resonance Engine for LRA
8.2.2.2
Capacitor Selection
8.2.2.3
Interface Selection
8.2.2.4
Power Supply Selection
8.2.3
Application Curves
8.3
Initialization Setup
8.3.1
Initialization Procedure
8.3.2
Typical Usage Examples
8.3.2.1
Play a Waveform or Waveform Sequence from the ROM Waveform Memory
8.3.2.2
Play a Real-Time Playback (RTP) Waveform
8.3.2.3
Play a PWM or Analog Input Waveform
9
Power Supply Recommendations
10
Layout
10.1
Layout Guidelines
10.1.1
Trace Width
10.2
Layout Example
11
器件和文档支持
11.1
器件支持
11.1.1
法律声明
11.1.2
波形库效果列表
11.2
文档支持
11.2.1
相关文档
11.3
接收文档更新通知
11.4
社区资源
11.5
商标
11.6
静电放电警告
11.7
术语表
12
机械、封装和可订购信息
封装选项
机械数据 (封装 | 引脚)
DGS|10
MPDS035C
散热焊盘机械数据 (封装 | 引脚)
订购信息
zhcsej7b_oa
zhcsej7b_pm
6.2
ESD Ratings
VALUE
UNIT
V
(ESD)
Electrostatic discharge
Human body model (HBM), per AEC Q100-002
(1)
±500
V
Charged device model (CDM), per AEC Q100-011
±1000
(1)
AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|