ZHCSR87 December   2022 DRV8316C

PRODUCTION DATA  

  1. 特性
  2. 应用
  3. 说明
  4. Revision History
  5. Device Comparison Table
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 SPI Timing Requirements
    7. 7.7 SPI Slave Mode Timings
    8. 7.8 Typical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1  Output Stage
      2. 8.3.2  Control Modes
        1. 8.3.2.1 6x PWM Mode (PWM_MODE = 00b or MODE Pin Tied to AGND)
        2. 8.3.2.2 3x PWM Mode (PWM_MODE = 10b or MODE Pin is Connected to AVDD with RMODE)
        3. 8.3.2.3 Current Limit Mode (PWM_MODE = 01b / 11b or MODE Pin is Hi-Z or Connected to AVDD)
      3. 8.3.3  Device Interface Modes
        1. 8.3.3.1 Serial Peripheral Interface (SPI)
        2. 8.3.3.2 Hardware Interface
      4. 8.3.4  Step-Down Mixed-Mode Buck Regulator
        1. 8.3.4.1 Buck in Inductor Mode
        2. 8.3.4.2 Buck in Resistor mode
        3. 8.3.4.3 Buck Regulator with External LDO
        4. 8.3.4.4 AVDD Power Sequencing on Buck Regulator
        5. 8.3.4.5 Mixed mode Buck Operation and Control
      5. 8.3.5  AVDD Linear Voltage Regulator
      6. 8.3.6  Charge Pump
      7. 8.3.7  Slew Rate Control
      8. 8.3.8  Cross Conduction (Dead Time)
      9. 8.3.9  Propagation Delay
        1. 8.3.9.1 Driver Delay Compensation
      10. 8.3.10 Pin Diagrams
        1. 8.3.10.1 Logic Level Input Pin (Internal Pulldown)
        2. 8.3.10.2 Logic Level Input Pin (Internal Pullup)
        3. 8.3.10.3 Open Drain Pin
        4. 8.3.10.4 Push Pull Pin
        5. 8.3.10.5 Four Level Input Pin
      11. 8.3.11 Current Sense Amplifiers
        1. 8.3.11.1 Current Sense Amplifier Operation
      12. 8.3.12 Active Demagnetization
        1. 8.3.12.1 Automatic Synchronous Rectification Mode (ASR Mode)
          1. 8.3.12.1.1 Automatic Synchronous Rectification in Commutation
          2. 8.3.12.1.2 Automatic Synchronous Rectification in PWM Mode
        2. 8.3.12.2 Automatic Asynchronous Rectification Mode (AAR Mode)
      13. 8.3.13 Cycle-by-Cycle Current Limit
        1. 8.3.13.1 Cycle by Cycle Current Limit with 100% Duty Cycle Input
      14. 8.3.14 Protections
        1. 8.3.14.1 VM Supply Undervoltage Lockout (NPOR)
        2. 8.3.14.2 AVDD Undervoltage Lockout (AVDD_UV)
        3. 8.3.14.3 BUCK Undervoltage Lockout (BUCK_UV)
        4. 8.3.14.4 VCP Charge Pump Undervoltage Lockout (CPUV)
        5. 8.3.14.5 Overvoltage Protection (OVP)
        6. 8.3.14.6 Overcurrent Protection (OCP)
          1. 8.3.14.6.1 OCP Latched Shutdown (OCP_MODE = 00b)
          2. 8.3.14.6.2 OCP Automatic Retry (OCP_MODE = 01b)
          3. 8.3.14.6.3 OCP Report Only (OCP_MODE = 10b)
          4. 8.3.14.6.4 OCP Disabled (OCP_MODE = 11b)
        7. 8.3.14.7 Buck Overcurrent Protection
        8. 8.3.14.8 Thermal Warning (OTW)
        9. 8.3.14.9 Thermal Shutdown (OTS)
          1. 8.3.14.9.1 OTS FET
          2. 8.3.14.9.2 OTS (Non FET)
    4. 8.4 Device Functional Modes
      1. 8.4.1 Functional Modes
        1. 8.4.1.1 Sleep Mode
        2. 8.4.1.2 Operating Mode
        3. 8.4.1.3 Fault Reset (CLR_FLT or nSLEEP Reset Pulse)
      2. 8.4.2 DRVOFF functionality
    5. 8.5 SPI Communication
      1. 8.5.1 Programming
        1. 8.5.1.1 SPI Format
    6. 8.6 Register Map
      1. 8.6.1 STATUS Registers
      2. 8.6.2 CONTROL Registers
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Applications
      1. 9.2.1 Three-Phase Brushless-DC Motor Control
        1. 9.2.1.1 Detailed Design Procedure
          1. 9.2.1.1.1 Motor Voltage
          2. 9.2.1.1.2 Using Active Demagnetization
          3. 9.2.1.1.3 Driver Propagation Delay and Dead Time
          4. 9.2.1.1.4 Using Delay Compensation
          5. 9.2.1.1.5 Using the Buck Regulator
          6. 9.2.1.1.6 Current Sensing and Output Filtering
        2. 9.2.1.2 Application Curves
      2. 9.2.2 Three-Phase Brushless-DC Motor Control With Current Limit
        1. 9.2.2.1 Block Diagram
        2. 9.2.2.2 Detailed Design Procedure
          1. 9.2.2.2.1 Motor Voltage
          2. 9.2.2.2.2 ILIM Implementation
        3. 9.2.2.3 Application Curves
      3. 9.2.3 Brushed-DC and Solenoid Load
        1. 9.2.3.1 Block Diagram
        2. 9.2.3.2 Design Requirements
          1. 9.2.3.2.1 Detailed Design Procedure
      4. 9.2.4 Three Solenoid Loads
        1. 9.2.4.1 Block Diagram
        2. 9.2.4.2 Design Requirements
          1. 9.2.4.2.1 Detailed Design Procedure
  10. 10Power Supply Recommendations
    1. 10.1 Bulk Capacitance
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
    3. 11.3 Thermal Considerations
      1. 11.3.1 Power Dissipation
  12. 12Device and Documentation Support
    1. 12.1 Documentation Support
      1. 12.1.1 Related Documentation
    2. 12.2 支持资源
    3. 12.3 Trademarks
    4. 12.4 Electrostatic Discharge Caution
    5. 12.5 术语表
  13. 13Mechanical, Packaging, and Orderable Information

封装选项

机械数据 (封装 | 引脚)
散热焊盘机械数据 (封装 | 引脚)
订购信息

Electrical Characteristics

TJ = –40°C to +150°C, VVM = 4.5 to 35 V (unless otherwise noted). Typical limits apply for TA = 25°C, VVM = 24 V
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
POWER SUPPLIES
IVMQ VM sleep mode current VVM > 6 V, nSLEEP = 0, TA = 25 °C 1.5 2.5 µA
nSLEEP = 0 2.5 5 µA
IVMS VM standby mode current
(Buck regulator disabled) 
nSLEEP = 1, INHx = INLx = 0, SPI = 'OFF', BUCK_DIS = 1; 4 10 mA
VVM > 6 V, nSLEEP = 1, INHx = INLx = 0, SPI = 'OFF', TA = 25 °C, BUCK_DIS = 1;  4 5 mA
IVMS VM standby mode current
(Buck regulator enabled)
VVM > 6 V, nSLEEP = 1, INHx = INLx = 0, SPI = 'OFF', IBK = 0, TA = 25 °C, BUCK_DIS = 0;  5 6 mA
nSLEEP = 1, INHx = INLx = 0, SPI = 'OFF', IBK = 0, BUCK_DIS = 0;  6 10 mA
IVM VM operating mode current
(Buck regulator disabled)
VVM > 6 V, nSLEEP = 1, fPWM = 25 kHz, TA = 25 °C, BUCK_DIS = 1 10 13 mA
VVM > 6 V, nSLEEP = 1, fPWM = 200 kHz, TA = 25 °C, BUCK_DIS = 1 18 21 mA
 nSLEEP =1, fPWM = 25 kHz, BUCK_DIS = 1 11 16 mA
nSLEEP =1, fPWM = 200 kHz, BUCK_DIS = 1 17 25 mA
IVM VM operating mode current
(Buck regulator enabled)
VVM > 6 V, nSLEEP = 1, fPWM = 25 kHz, TA = 25 °C, BUCK_DIS = 0; BUCK_PS_DIS = 0 11 13 mA
VVM > 6 V, nSLEEP = 1, fPWM = 200 kHz, TA = 25 °C, BUCK_DIS = 0; BUCK_PS_DIS = 0 19 22 mA
 nSLEEP =1, fPWM = 25 kHz, BUCK_DIS = 0; BUCK_PS_DIS = 0 12 17 mA
 nSLEEP =1, fPWM = 200 kHz, BUCK_DIS = 0; BUCK_PS_DIS = 0 18 27 mA
VAVDD Analog regulator voltage 0 mA ≤ IAVDD ≤ 30 mA; BUCK_PS_DIS = 0 3.1 3.3 3.465 V
IAVDD External analog regulator load 30 mA
VVCP Charge pump regulator voltage VCP with respect to VM 3.6 4.7 5.25 V
fCP Charge pump switching frequency 400 kHz
tWAKE Wakeup time VVM > VUVLO, nSLEEP = 1 to outputs ready and nFAULT released 1 ms
tSLEEP Sleep Pulse time nSLEEP = 0 period to enter sleep mode 120 µs
tRST Reset Pulse time nSLEEP = 0 period to reset faults 20 40 µs
BUCK REGULATOR
VBK Buck regulator average voltage
(LBK = 47 µH, CBK = 22 µF)
(SPI Device)
VVM > 6 V, 0 mA ≤ IBK ≤ 200 mA, BUCK_SEL = 00b 3.1 3.3 3.5 V
VVM > 6 V, 0 mA ≤ IBK ≤ 200 mA, BUCK_SEL = 01b 4.6 5.0 5.4 V
VVM > 6 V, 0 mA ≤ IBK ≤ 200 mA, BUCK_SEL = 10b 3.7 4.0 4.3 V
VVM > 6.7 V, 0 mA ≤ IBK ≤ 200 mA, BUCK_SEL = 11b 5.2 5.7 6.2 V
VVM < 6.0 V (BUCK_SEL = 00b, 01b, 10b) or VVM < 6.0 V (BUCK_SEL = 11b),  0 mA ≤ IBK ≤ 200 mA VVM–IBK*(RLBK+2)(1) V
VBK Buck regulator average voltage
(LBK = 22 µH, CBK = 22 µF)
(SPI Device)
VVM  > 6 V, 0 mA ≤ IBK ≤ 50 mA, BUCK_SEL = 00b 3.1 3.3 3.5 V
VVM > 6 V, 0 mA ≤ IBK ≤ 50 mA, BUCK_SEL = 01b 4.6 5.0 5.4 V
VVM  > 6 V, 0 mA ≤ IBK ≤ 50 mA, BUCK_SEL = 10b 3.7 4.0 4.3 V
VVM  > 6.7 V, 0 mA ≤ IBK ≤ 50 mA, BUCK_SEL = 11b 5.2 5.7 6.2 V
VVM < 6.0 V (BUCK_SEL = 00b, 01b, 10b) or VVM < 6.0 V (BUCK_SEL = 11b),  0 mA ≤ IBK ≤ 50 mA VVM–IBK*(RLBK+2) (1) V
VBK Buck regulator average voltage
(RBK = 22 Ω, CBK = 22 µF)
(SPI Device)
VVM  > 6 V, 0 mA ≤ IBK ≤ 40 mA, BUCK_SEL = 00b 3.1 3.3 3.5 V
VVM > 6 V, 0 mA ≤ IBK ≤ 40 mA, BUCK_SEL = 01b 4.6 5.0 5.4 V
VVM  > 6 V, 0 mA ≤ IBK ≤ 40 mA, BUCK_SEL = 10b 3.7 4.0 4.3 V
VVM  > 6.7 V, 0 mA ≤ IBK ≤ 40 mA, BUCK_SEL = 11b 5.2 5.7 6.2 V
VVM < 6.0 V (BUCK_SEL = 00b, 01b, 10b) or VVM < 6.0 V (BUCK_SEL = 11b),  0 mA ≤ IBK ≤ 40 mA VVM–IBK*(RBK+2) V
VBK Buck regulator average voltage
(LBK = 47 µH, CBK = 22 µF)
(HW Device)
VVM > 6 V, 0 mA ≤ IBK ≤ 200 mA, VSEL_BK pin tied to AGND   3.1 3.3 3.5 V
VVM > 6 V, 0 mA ≤ IBK ≤ 200 mA, VSEL_BK pin to Hi-Z 4.6 5.0 5.4 V
VVM > 6 V, 0 mA ≤ IBK ≤ 200 mA, VSEL_BK pin to 47 kΩ +/- 5% tied to AVDD 3.7 4.0 4.3 V
VVM > 6.7 V, 0 mA ≤ IBK ≤ 200 mA, VSEL_BK pin tied to AVDD 5.2 5.7 6.2 V
VVM < 6.0 V, 0 mA ≤ IBK ≤ 200 mA VVM–IBK*(RLBK+2)(1) V
VBK Buck regulator average voltage
(LBK = 22 µH, CBK = 22 µF)
(HW Device)
VVM > 6 V, 0 mA ≤ IBK ≤ 50 mA, VSEL_BK pin tied to AGND   3.1 3.3 3.5 V
VVM > 6 V, 0 mA ≤ IBK ≤ 50 mA, VSEL_BK pin to Hi-Z 4.6 5.0 5.4 V
VVM > 6 V, 0 mA ≤ IBK ≤ 50 mA, VSEL_BK pin to 47 kΩ +/- 5% tied to AVDD 3.7 4.0 4.3 V
VVM > 6.7 V, 0 mA ≤ IBK ≤ 50 mA, VSEL_BK pin tied to AVDD 5.2 5.7 6.2 V
VVM < 6.0 V, 0 mA ≤ IBK ≤ 50 mA VVM–IBK*(RLBK+2)(1) V
VBK Buck regulator average voltage
(RBK = 22 Ω, CBK = 22 µF)
(HW Device)
VVM > 6 V, 0 mA ≤ IBK ≤ 40 mA, VSEL_BK pin tied to AGND   3.1 3.3 3.5 V
VVM > 6 V, 0 mA ≤ IBK ≤ 40 mA, VSEL_BK pin to Hi-Z 4.6 5.0 5.4 V
VVM > 6 V, 0 mA ≤ IBK ≤ 40 mA, VSEL_BK pin to 47 kΩ +/- 5% tied to AVDD 3.7 4.0 4.3 V
VVM > 6.7 V, 0 mA ≤ IBK ≤ 40 mA, VSEL_BK pin tied to AVDD 5.2 5.7 6.2 V
VVM  < 6.0 V, 0 mA ≤ IBK ≤ 40 mA VVM–IBK*(RBK+2) V
VBK_RIP Buck regulator ripple voltage VVM  > 6 V, 0 mA ≤ IBK ≤ 200 mA, Buck regulator with inductor, LBK = 47 uH, CBK = 22 µF –100 100 mV
VVM  > 6 V, 0 mA ≤ IBK ≤ 50 mA, Buck regulator with inductor, LBK = 22 uH, CBK = 22 µF –100 100 mV
VVM  > 6 V, 0 mA ≤ IBK ≤ 50 mA, Buck regulator with resistor; RBK = 22 Ω, CBK = 22 µF –100 100 mV
IBK External buck regulator load LBK = 47 uH, CBK = 22 µF, BUCK_PS_DIS = 1b 200 mA
LBK = 47 uH, CBK = 22 µF, BUCK_PS_DIS = 0b 200 – IAVDD mA
LBK = 22 uH, CBK = 22 µF, BUCK_PS_DIS = 1b 50 mA
LBK = 22 uH, CBK = 22 µF, BUCK_PS_DIS = 0b 50 – IAVDD mA
RBK = 22 Ω, CBK = 22 µF, BUCK_PS_DIS = 1b 40 mA
RBK = 22 Ω, CBK = 22 µF, BUCK_PS_DIS = 0b 40 – IAVDD mA
fSW_BK Buck regulator switching frequency  Regulation Mode 20 535 kHz
Linear Mode 20 535 kHz
VBK_UV Buck regulator undervoltage lockout
(SPI Device)
VBK rising, BUCK_SEL = 00b 2.7 2.8 2.9 V
VBK falling, BUCK_SEL = 00b 2.5 2.6 2.7 V
VBK rising, BUCK_SEL = 01b 4.2 4.4 4.55 V
VBK falling, BUCK_SEL = 01b 4.0 4.2 4.35 V
VBK rising, BUCK_SEL = 10b 2.7 2.8 2.9 V
VBK falling, BUCK_SEL = 10b 2.5 2.6 2.7 V
VBK rising, BUCK_SEL = 11b 4.2 4.4 4.55 V
VBK falling, BUCK_SEL = 11b 4 4.2 4.35 V
VBK_UV Buck regulator undervoltage lockout
(HW Device)
VBK rising, VSEL_BK pin tied to AGND 2.7 2.8 2.9 V
VBK falling, VSEL_BK pin tied to AGND 2.5 2.6 2.7 V
VBK rising, VSEL_BK pin to 47 kΩ +/- 5% tied to AVDD 4.3 4.4 4.5 V
VBK falling, VSEL_BK pin to 47 kΩ +/- 5% tied to AVDD 4.1 4.2 4.3 V
VBK rising, VSEL_BK pin to Hi-Z 2.7 2.8 2.9 V
VBK falling, VSEL_BK pin to Hi-Z 2.5 2.6 2.7 V
VBK rising, VSEL_BK pin tied to AVDD 4.2 4.4 4.55 V
VBK falling, VSEL_BK pin tied to AVDD 4.0 4.2 4.35 V
VBK_UV_HYS Buck regulator undervoltage lockout hysteresis Rising to falling threshold 90 200 320 mV
IBK_CL Buck regulator Current limit threshold
(SPI Device)
BUCK_CL = 0b 360 600 900 mA
BUCK_CL = 1b 80 150 250 mA
IBK_CL Buck regulator Current limit threshold 
(HW Device)
360 600 900 mA
IBK_OCP Buck regulator Overcurrent protection trip point 2 3 4 A
tBK_RETRY Overcurrent protection retry time 0.7 1 1.3 ms
LOGIC-LEVEL INPUTS (DRVOFF, INHx, INLx, nSLEEP, SCLK, SDI)
VIL Input logic low voltage 0 0.6 V
VIH Input logic high voltage Other Pins 1.5 5.5 V
nSLEEP 1.6 5.5 V
VHYS Input logic hysteresis Other PIns 180 300 420 mV
nSLEEP 95 250 420 mV
IIL Input logic low current VPIN (Pin Voltage) = 0 V –1 1 µA
IIH Input logic high current nSLEEP, VPIN (Pin Voltage) = 5 V 10 30 µA
Other pins, VPIN (Pin Voltage) = 5 V 30 75 µA
RPD Input pulldown resistance nSLEEP 150 200 300
Other pins 70 100 130
CID Input capacitance 30 pF
LOGIC-LEVEL INPUTS (nSCS)
VIL Input logic low voltage 0 0.6 V
VIH Input logic high voltage 1.5 5.5 V
VHYS Input logic hysteresis 180 300 420 mV
IIL Input logic low current VPIN (Pin Voltage) = 0 V 75 µA
IIH Input logic high current VPIN (Pin Voltage) = 5 V –1 25 µA
RPU Input pullup resistance 80 100 130
CID Input capacitance 30 pF
FOUR-LEVEL INPUTS (GAIN, MODE, SLEW, VSEL_BK)
VL1 Input mode 1 voltage Tied to AGND 0 0.2*AVDD V
VL2 Input mode 2 voltage Hi-Z 0.27*AVDD 0.5*AVDD 0.545*AVDD V
VL3 Input mode 3 voltage 47 kΩ +/- 5% tied to AVDD 0.606*AVDD 0.757*AVDD 0.909*AVDD V
VL4 Input mode 4 voltage Tied to AVDD 0.945*AVDD AVDD V
RPU Input pullup resistance To AVDD 70 100 130
RPD Input pulldown resistance To AGND 70 100 130
FOUR-LEVEL INPUTS (OCP/SR)
VL1 Input mode 1 voltage Tied to AGND 0 0.09*AVDD V
VL2 Input mode 2 voltage 22 kΩ ± 5% to AGND 0.12*AVDD 0.15*AVDD 0.2*AVDD V
VL3 Input mode 3 voltage Hi-Z 0.45*AVDD 0.5*AVDD 0.55*AVDD V
VL4 Input mode 4 voltage Tied to AVDD 0.94*AVDD AVDD V
RPU Input pullup resistance To AVDD 80 100 120
RPD Input pulldown resistance To AGND 80 100 120
OPEN-DRAIN OUTPUTS (nFAULT)
VOL Output logic low voltage IOD = 5 mA 0.4 V
IOH Output logic high current VOD = 5 V –1 1 µA
COD Output capacitance 30 pF
PUSH-PULL OUTPUTS (SDO)
VOL Output logic low voltage IOP = 5 mA 0 0.4 V
VOH Output logic high voltage IOP = 5 mA 2.2 5.5 V
IOL Output logic low leakage current VOP = 0 V –1 1 µA
IOH Output logic high leakage current VOP = 5 V –1 1 µA
COD Output capacitance 30 pF
DRIVER OUTPUTS
RDS(ON) Total MOSFET on resistance (High-side + Low-side) VVM > 6 V, IOUT = 1 A, TA = 25°C 95 120
VVM < 6 V, IOUT = 1 A, TA = 25°C 105 130
VVM > 6 V, IOUT = 1 A, TJ = 150 °C 140 185
VVM < 6 V, IOUT = 1 A, TJ = 150 °C 145 190
SR Phase pin slew rate switching low to high (Rising from 20 % to 80 %)
 
VVM = 24 V, SLEW = 00b or SLEW pin tied to AGND 14 25 45 V/µs
VVM = 24 V, SLEW = 01b or SLEW pin to Hi-Z 30 50 80 V/µs
VVM = 24 V, SLEW = 10b or SLEW pin to 47 kΩ +/- 5% to AVDD 80 125 185 V/µs
VVM = 24 V, SLEW = 11b or SLEW pin tied to AVDD 130 200 280 V/µs
SR Phase pin slew rate switching high to low (Falling from 80 % to 20 %)
 
VVM = 24 V, SLEW = 00b or SLEW pin tied to AGND 14 25 45 V/µs
VVM = 24 V, SLEW = 01b or SLEW pin to Hi-Z 30 50 80 V/µs
VVM = 24 V, SLEW = 10b or SLEW pin to 47 kΩ +/- 5% to AVDD 80 125 185 V/µs
VVM = 24 V, SLEW = 11b or SLEW pin tied to AVDD 110 200 280 V/µs
ILEAK Leakage current on OUTx VOUTx = VVM, nSLEEP = 1 5 mA
Leakage current on OUTx  VOUTx = 0 V, nSLEEP = 1 1 µA
tDEAD Output dead time (high to low / low to high) VVM = 24 V, SR = 25 V/µs, HS driver OFF to LS driver ON and LS driver OFF to HS driver ON 1800 3400 ns
VVM = 24 V, SR = 50 V/µs, HS driver OFF to LS driver ON and LS driver OFF to HS driver ON 1100 1550 ns
VVM = 24 V, SR = 125 V/µs, HS driver OFF to LS driver ON and LS driver OFF to HS driver ON 650 1000 ns
VVM = 24 V, SR = 200 V/µs, HS driver OFF to LS driver ON and LS driver OFF to HS driver ON 500 750 ns
tPD Propagation delay (high-side / low-side ON/OFF) VVM = 24 V, INHx/INLx = 1 to OUTx transition, SR = 25 V/µs 2000 4550 ns
VVM = 24 V, INHx/INLx = 1 to OUTx transition, SR = 50V/µs 1200 2150 ns
VVM = 24 V, INHx/INLx = 1 to OUTx transition, SR = 125 V/µs 800 1350 ns
VVM = 24 V, INHx/INLx = 1 to OUTx transition, SR = 200 V/µs 650 1050 ns
tMIN_PULSE Minimum output pulse width
SR = 200 V/µs

600 ns
CURRENT SENSE AMPLIFIER
GCSA Current sense gain (SPI Device) CSA_GAIN = 00b 0.15 V/A
CSA_GAIN = 01b 0.3 V/A
CSA_GAIN = 10b 0.6 V/A
CSA_GAIN = 11b 1.2 V/A
GCSA Current sense gain (HW Device) GAIN pin tied to AGND 0.15 V/A
GAIN pin to Hi-Z 0.3 V/A
GAIN pin to 47 kΩ ± 5% to AVDD 0.6 V/A
GAIN pin tied to AVDD 1.2 V/A
GCSA_ERR Current sense gain error TA = 25°C, 0A ≤ IPHASE ≤ 4A –4.5 2 %
GCSA_ERR Current sense gain error TA = 25°C, 4A < IPHASE ≤ 6A -3.5 4.2 %
GCSA_ERR Current sense gain error TJ = 0°C to 125°C, 0A ≤ IPHASE ≤ 4A -5 4 %
GCSA_ERR Current sense gain error TJ = 0°C to 125°C, 4A < IPHASE ≤ 6A -3.5 6 %
GCSA_ERR Current sense gain error 0A ≤ IPHASE ≤ 4A -5 4.5 %
GCSA_ERR Current sense gain error 4A < IPHASE ≤ 6A -6 6.5 %
IMATCH Current sense gain error matching between phases A, B and C TA = 25°C –3 3 %
–5 5 %
VLINEAR SOX output voltage linear range 0.25 VVREF – 0.25 V
IOFFSET Current sense offset low side current in Phase current = 0 A, GCSA = 0.15 V/A –50 50 mA
Phase current = 0 A, GCSA = 0.3 V/A –50 50 mA
Phase current = 0 A, GCSA = 0.6 V/A –50 50 mA
Phase current = 0 A, GCSA = 1.2 V/A –50 50 mA
tSET Settling time to ±1%, 30 pF Step on SOX = 1.2 V, GCSA = 0.15 V/A 1 μs
Step on SOX = 1.2 V, GCSA = 0.3 V/A 1 μs
Step on SOX = 1.2 V, GCSA = 0.6 V/A 1 μs
Step on SOX = 1.2 V, GCSA = 1.2 V/A 1 μs
VDRIFT Drift offset Phase current = 0 A –160 160 µA/℃
IVREF VREF input current VREF = 3.0 V 50 µA
PSRR Power Supply Rejection Ratio AVDD to SOx, DC 55 80 dB
AVDD to SOx, 10 kHz 39 56 dB
AVDD to SOx, 500 kHz 5 22 dB
PULSE-BY-PULSE CURRENT LIMIT
VLIM Voltage on VLIM pin for cycle by cycle current limit AVDD/2 AVDD/2–0.4 V
ILIMIT Current limit corresponding to VLIM pin voltage range 0 8 A
ILIM_AC Current limit accuracy –10 10 %
tBLANK Cycle by cycle current limit blank time 5 µs
PROTECTION CIRCUITS
VUVLO Supply undervoltage lockout (UVLO) VM rising 4.3 4.4 4.5 V
VM falling 4.1 4.2 4.3 V
VUVLO_HYS Supply undervoltage lockout hysteresis Rising to falling threshold 140 200 350 mV
tUVLO Supply undervoltage lockout deglitch time 3 5 7 µs
VOVP Supply overvoltage protection (OVP)
(SPI Device)
Supply rising, OVP_EN = 1, OVP_SEL = 0 32.5 34 35 V
Supply falling, OVP_EN = 1, OVP_SEL = 0 31.8 33 34.3 V
Supply rising, OVP_EN = 1, OVP_SEL = 1 20 22 23 V
Supply falling, OVP_EN = 1, OVP_SEL = 1 19 21 22 V
VOVP_HYS Supply overvoltage protection hysteresis (OVP)
(SPI Device)
Rising to falling threshold, OVP_SEL = 1 0.9 1 1.1 V
Rising to falling threshold, OVP_SEL = 0 0.7 0.8 0.9 V
tOVP Supply overvoltage protection deglitch time 2.5 5 7 µs
VCPUV Charge pump undervoltage lockout (above VM) Supply rising 2.3 2.5 2.7 V
Supply falling 2.2 2.4 2.6 V
VCPUV_HYS Charge pump UVLO hysteresis Rising to falling threshold 75 100 140 mV
VAVDD_UV Analog regulator undervoltage lockout Supply rising 2.7 2.85 3 V
Supply falling 2.5 2.65 2.8 V
VAVDD_UV_HYS Analog regulator undervoltage lockout hysteresis Rising to falling threshold 180 200 240 mV
IOCP Overcurrent protection trip point OCP_LVL = 0b or OCP pin tied to AGND 10 16 22 A
IOCP Overcurrent protection trip point OCP_LVL = 1b or OCP pin tied to AVDD 15 24 30 A
tOCP Overcurrent protection deglitch time
(SPI Device)
OCP_DEG = 00b 0.06 0.3 0.7 µs
OCP_DEG = 01b 0.2 0.6 1.2 µs
OCP_DEG = 10b 0.6 1.25 1.8 µs
OCP_DEG = 11b 1 1.6 2.5 µs
Overcurrent protection deglitch time
(HW Device)
0.06 0.3 0.6 µs
tRETRY Overcurrent protection retry time
(SPI Device)
OCP_RETRY = 0 4 5 6 ms
OCP_RETRY = 1 425 500 575 ms
tRETRY Overcurrent protection retry time
(HW Device)
4 5 6 ms
TOTW Thermal warning temperature Die temperature (TJ) 135 145 155 °C
TOTW_HYS Thermal warning hysteresis Die temperature (TJ) 15 20 25 °C
TTSD Thermal shutdown temperature  Die temperature (TJ) 170 180 190 °C
TTSD_HYS Thermal shutdown hysteresis  Die temperature (TJ) 15 20 25 °C
TTSD_FET Thermal shutdown temperature (FET) Die temperature (TJ) 165 175 185 °C
TTSD_FET_HYS Thermal shutdown hysteresis (FET) Die temperature (TJ) 20 25 30 °C
RLBK is resistance of inductor LBK