ZHCSUL8 December 2023 DRV8334
PRODUCTION DATA
When the nSLEEP pin is high and the VPVDD voltage is greater than the VUVLO voltage, the device goes to operating mode. The tWAKE time must elapse before the device is ready for inputs. In this mode the GVDD regulator and AVDD regulator are active