ZHCSG57B March 2017 – December 2018 DRV8702D-Q1 , DRV8703D-Q1
PRODUCTION DATA.
If the die temperature exceeds the TSD temperature, both FETs in the half-bridge are disabled, the charge pump shuts down, the AVDD regulator is disabled, and the nFAULT pin is driven low. The OTSD bit of the DRV8703D-Q1 device is set as well. After the die temperature falls below TSD – Thys temperature, device operation automatically resumes. The nFAULT pin is released after the operation resumes, but the OTSD bit on the DRV8703D-Q1 device remains set until cleared by writing to the CLR_FLT bit.