SLVSET1 August 2018 DRV8873
PRODUCTION DATA.
If the die temperature exceeds the trip point of the thermal warning (TOTW) the OTW bit is set in the registers of SPI devices. The device performs no additional action and continues to function. When the die temperature falls below the hysteresis point of the thermal warning, the OTW bit clears automatically. The OTW bit can also be configured to report on the nFAULT pin, and set the FAULT bit in the SPI version of the device, by setting the OTW_REP bit to 1b through the SPI registers. The charge pump remains active during this condition.
FAULT | CONDITION | CONFIGURATION | REPORT | HALF BRIDGE | LOGIC | RECOVERY |
---|---|---|---|---|---|---|
VM undervoltage (UVLO) | VVM < V(UVLO)
(maximum 4.45 V) |
— | nFAULT | Hi-Z | Reset | Automatic: VVM > V(UVLO)
(maximum 4.55 V) |
Charge pump undervoltage (CPUV) | VVCP < VVCP(UV)
(typical VVM + 2.25 V) |
DIS_CPUV = 0b | nFAULT | Hi-Z | Active | Automatic: VVCP > VVCP(UV) (typical VVM + 2.25 V) |
DIS_CPUV = 1b | none | Active | Active | No action | ||
Overcurrent (OCP) | IO > I(OCP)
(minimum 10 A) |
OCP_MODE = 00b | nFAULT | Hi-Z | Active | Latched: CLR_FLT/nSLEEP |
OCP_MODE = 01b | nFAULT | Hi-Z | Active | Retry: t(RETRY) | ||
OCP_MODE = 10b | nFAULT | Active | Active | No action | ||
OCP_MODE = 11b | none | Active | Active | No action | ||
Open load (OLD) | No load detected | EN_OLP = 1b | nFAULT | Active | Active | Latched: CLR_FLT/nSLEEP |
EN_OLA = 1b | nFAULT | Active | Active | Latched: CLR_FLT/nSLEEP | ||
Current regulation (ITRIPx) | IO > ITRIP_LVL | ITRIP_REP = 0b | none | Active | Active | No action |
ITRIP_REP = 1b | nFAULT | Active | Active | No action | ||
Thermal shutdown (TSD) | TJ > TTSD
(minimum 165°C) |
TSD_MODE = 0b | nFAULT | Hi-Z | Active | Latched: CLR_FLT/nSLEEP |
TSD_MODE = 1b | nFAULT | Hi-Z | Active | Automatic:
TJ > TTSD – THYS (THYS typical 20°C) |
||
Thermal Warning (OTW) | TJ > TOTW
(minimum 140°C) |
OTW_REP = 0b | none | Active | Active | No action |
OTW_REP = 1b | nFAULT | Active | Active | Automatic: TJ < TOTW – THYS |