SNLS348E October 2011 – January 2015 DS100BR210
PRODUCTION DATA.
The differential inputs and outputs are designed with 100 Ω differential terminations. Therefore, they should be connected to interconnects with controlled differential impedance of approximately 85-110 Ω. It is preferable to route differential lines primarily on one layer of the board, particularly for the input traces. The use of vias should be avoided if possible. If vias must be used, they should be used sparingly and must be placed symmetrically for each side of a given differential pair. Whenever differential vias are used, the layout must also provide for a low inductance path for the return currents as well. Route the differential signals away from other signals and noise sources on the printed circuit board. To minimize the effects of crosstalk, a 5:1 ratio or greater should be maintained between inter-pair spacing and trace width. See AN-1187 “Leadless Leadframe Package (LLP) Application Report” (literature number SNOA401) for additional information on QFN (WQFN) packages.
The DS100BR210 pinout promotes easy high speed routing and layout. To optimize DS100BR210 performance, refer to the following guidelines:
In most cases, DS100BR210 layouts will fit neatly into a 2-channel application. The example layout in Figure 40 shows the DS100BR210 channels in a typical 2-channel unidirectional layout.