ZHCSD85F August 2012 – November 2018 DS125BR800
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
POWER | ||||||
PD | Power Dissipation | VDD = 2.5-V supply,
EQ Enabled, VOD = 1.0 Vp-p, RXDET = 1, PWDN = 0 |
500 | 700 | mW | |
VIN = 3.3-V supply,
EQ Enabled, VOD = 1.0 Vp-p, RXDET = 1, PWDN = 0 |
660 | 900 | mW | |||
LVCMOS / LVTTL DC SPECIFICATIONS | ||||||
VIH25 | High Level Input Voltage | 2.5 V-Mode | 2 | VDD | V | |
VIH33 | High Level Input Voltage | 3.3 V-Mode | 2 | VIN | V | |
VIL | Low Level Input Voltage | 0 | 0.8 | V | ||
VOH | High Level Output Voltage
(ALL_DONE pin) |
Ioh= –4 mA | 2 | V | ||
VOL | Low Level Output Voltage
(ALL_DONE pin) |
Iol= 4 mA | 0.4 | V | ||
IIH | Input High Current (PWDN pin) | VIN = 3.6 V, LVCMOS = 3.6 V | –15 | 15 | µA | |
Input High Current with internal resistors (4-level input pin) | 20 | 150 | µA | |||
IIL | Input Low Current (PWDN pin) | VIN = 3.6 V, LVCMOS = 0 V | –15 | 15 | µA | |
Input Low Current with internal resistors (4-level input pin) | –160 | –40 | µA | |||
CML RECEIVER INPUTS (IN_n+, IN_n-) | ||||||
RLRX-DIFF | RX Differential return loss | 0.05 - 7.5 GHz | –15 | dB | ||
7.5 - 15 GHz | -5 | dB | ||||
RLRX-CM | RX Common mode return loss | 0.05 - 5 GHz | –10 | dB | ||
ZRX-DC | RX DC common mode impedance | Tested at VDD = 2.5 V | 40 | 50 | 60 | Ω |
ZRX-DIFF-DC | RX DC differential mode impedance | Tested at VDD = 2.5 V | 80 | 100 | 120 | Ω |
VRX-DIFF-DC | Differential RX peak to peak voltage (VID) | Tested at pins | 1.2 | V | ||
VRX-SIGNAL-DET-DIFF-PP | Signal detect assert level for active data signal | SD_TH = float,
0101 pattern at 8 Gbps |
180 | mVp-p | ||
VRX-IDLE-DET-DIFF-PP | Signal detect de-assert level for electrical idle | SD_TH = float,
0101 pattern at 8 Gbps |
110 | mVp-p | ||
HIGH SPEED OUTPUTS | ||||||
VTX-DIFF-PP | Output Voltage Differential Swing | Differential measurement with OUT_n+ and OUT_n-,
terminated by 50 Ω to GND, AC-Coupled, VID = 1.0 Vp-p, DEM0 = 1, DEM1 = 0(5) |
0.8 | 1 | 1.2 | Vp-p |
VTX-DE-RATIO_3.5 | TX de-emphasis ratio | VOD = 1.0 Vp-p,
DEM0 = 0, DEM1 = R PCIe Gen-1 or PCIe Gen-2 and SAS/SATA (up to 6 Gbps) |
–3.5 | dB | ||
VTX-DE-RATIO_6 | TX de-emphasis ratio | VOD = 1.0 Vp-p,
DEM0 = R, DEM1 = R PCIe Gen-1 or PCIe Gen-2 and SAS/SATA (up to 6 Gbps) |
-6 | dB | ||
TTX-DJ | Deterministic Jitter | VID = 800 mV, PRBS15 pattern, 8.0 Gbps, VOD = 1.0 V, EQ = 0x00, DE = 0 dB, (no input or output trace loss) | 0.05 | UIpp | ||
TTX-RJ | Random Jitter | VID = 800 mV, 0101 pattern, 8.0 Gbps, VOD = 1.0 V, EQ = 0x00, DE = 0 dB, (no input or output trace loss) | 0.3 | ps RMS | ||
TTX-RISE-FALL | TX rise/fall time | 20% to 80% of differential output voltage | 35 | 45 | ps | |
TRF-MISMATCH | TX rise/fall mismatch | 20% to 80% of differential output voltage | 0.01 | 0.1 | UI | |
RLTX-DIFF | TX Differential return loss | 0.05 - 7.5 GHz | –15 | dB | ||
7.5 - 15 GHz | –5 | dB | ||||
RLTX-CM | TX Common mode return loss | 0.05 - 5 GHz | –10 | dB | ||
ZTX-DIFF-DC | DC differential TX impedance | 100 | Ω | |||
VTX-CM-AC-PP | TX AC common mode voltage | VOD = 1.0 Vp-p,
DEM0 = 1, DEM1 = 0 |
100 | mVp-p | ||
ITX-SHORT | TX short circuit current limit | Total current the transmitter can supply when shorted to VDD or GND | 20 | mA | ||
VTX-CM-DC-ACTIVE-IDLE-DELTA | Absolute delta of DC common mode voltage during L0 and electrical idle | 100 | mV | |||
VTX-CM-DC-LINE-DELTA | Absolute delta of DC common mode voltgae between TX+ and TX- | 25 | mV | |||
TTX-IDLE-DATA | Max time to transition to differential DATA signal after IDLE | VID = 1.0 Vp-p, 8 Gbps | 3.5 | ns | ||
TTX-DATA-IDLE | Max time to transition to IDLE after differential DATA signal | VID = 1.0 Vp-p, 8 Gbps | 6.2 | ns | ||
TPLHD/PHLD | Differential Propagation Delay | EQ = 00(4) | 200 | ps | ||
TLSK | Lane to lane skew | T = 25°C, VDD = 2.5 V | 25 | ps | ||
TPPSK | Part to part propagation delay skew | T = 25°C, VDD = 2.5 V | 40 | ps | ||
EQUALIZATION | ||||||
DJE1 | Residual deterministic jitter at 12 Gbps | 30in 5mils FR4, VID = 0.6 Vp-p,
PRBS15, EQ = 0x07, DEM = 0 dB |
0.18 | UIpp | ||
DJE2 | Residual deterministic jitter at 8 Gbps | 30in 5mils FR4, VID = 0.6 Vp-p,
PRBS15,EQ = 0x07, DEM = 0 dB |
0.11 | UIpp | ||
DJE3 | Residual deterministic jitter at 5 Gbps | 30in 5mils FR4, VID = 0.6 Vp-p,
PRBS15, EQ = 0x07, DEM = 0 dB |
0.07 | UIpp | ||
DJE4 | Residual deterministic jitter at 12 Gbps | 5m 30 awg cable, VID = 0.6 Vp-p,
PRBS15, EQ = 0x07, DEM = 0 dB |
0.25 | UIpp | ||
DJE5 | Residual deterministic jitter at 5 Gbps | 8m 30 awg cable, VID = 0.6 Vp-p,
PRBS15, EQ = 0x0F, DEM = 0 dB |
0.33 | UIpp | ||
DE-EMPHASIS — PCIe Gen-1 or PCIe Gen-2 and SAS/SATA (up to 6 Gbps) | ||||||
DJD1 | Residual deterministic jitter at 12 Gbps | Input Channel: 20in 5mils FR4,
Output Channel: 10in 5mils FR4 VID = 0.6 Vp-p, PRBS15, EQ = 0x03, VOD = 1.0 Vp-p, DEM = –3.5 dB |
0.1 | UIpp |