ZHCSQD1 August 2022 DS320PR810
PRODUCTION DATA
The DS320PR810 receivers feature a continuous-time linear equalizer (CTLE) that applies high-frequency boost and low-frequency attenuation to help equalize the frequency-dependent insertion loss effects of the passive channel. The receivers implement two stage linear equalizer for wide range of equalization capability. The equalizer stages also provide flexibility to make subtle modifications of mid-frequency boost for best EQ gain profile match with wide range of channel media characteristics. The EQ profile control feature is only available in SMBus/I2C mode. In Pin mode the settings are optimized for FR4 traces.
Table 7-1 provides available equalization boost through EQ control pins or SMBus/I2C registers. In Pin Control mode EQ1_0 and EQ0_0 pins set equalization boost for channels 0-3 (Bank 0) and EQ1_1 and EQ0_1 for channels 4-7 (Bank 1). In I2C mode individual channels can be independently programmed for EQ boost.
EQUALIZATION SETTING | TYPICAL EQ BOOST (dB) | |||||||
---|---|---|---|---|---|---|---|---|
EQ INDEX | Pin mode | SMBus/I2C Mode | at 8 GHz | at 16 GHz | ||||
EQ1_0/1 | EQ0_0/1 | eq_stage1_3:0 | eq_stage2_2:0 | eq_profile_3:0 | eq_stage1_bypass | |||
0 | L0 | L0 | 0 | 0 | 0 | 1 | 3.0 | 4.0 |
1 | L0 | L1 | 1 | 0 | 0 | 1 | 4.0 | 6.0 |
2 | L0 | L2 | 3 | 0 | 0 | 1 | 5.5 | 8.0 |
5 | L1 | L0 | 0 | 0 | 1 | 0 | 6.5 | 10.5 |
6 | L1 | L1 | 1 | 0 | 1 | 0 | 7.0 | 11.5 |
7 | L1 | L2 | 2 | 0 | 1 | 0 | 7.5 | 12.5 |
8 | L1 | L3 | 3 | 0 | 3 | 0 | 8.5 | 13.0 |
9 | L1 | L4 | 4 | 0 | 3 | 0 | 9.0 | 14.0 |
10 | L2 | L0 | 5 | 1 | 7 | 0 | 10.0 | 15.0 |
11 | L2 | L1 | 6 | 1 | 7 | 0 | 10.5 | 15.5 |
12 | L2 | L2 | 8 | 1 | 7 | 0 | 11.0 | 16.5 |
13 | L2 | L3 | 10 | 1 | 7 | 0 | 12.0 | 17.0 |
14 | L2 | L4 | 10 | 2 | 15 | 0 | 12.5 | 18.0 |
15 | L3 | L0 | 11 | 3 | 15 | 0 | 13.0 | 19.0 |
16 | L3 | L1 | 12 | 4 | 15 | 0 | 14.0 | 19.5 |
17 | L3 | L2 | 13 | 5 | 15 | 0 | 14.5 | 20.5 |
18 | L3 | L3 | 14 | 6 | 15 | 0 | 15.5 | 21.0 |
19 | L3 | L4 | 15 | 7 | 15 | 0 | 16.0 | 22.0 |