ZHCSGT3C August 2017 – January 2023 DS90UB954-Q1
PRODUCTION DATA
RX port specific register. The FPD-Link III Port Select register 0x4C configures which unique RX port registers can be accessed by I2C read and write commands.
It is recommended to set bit four in the FPD-Link III capabilities register to one, to flag errors detected from the enhanced CRC on FPD-Link III encoded link control information. The FPD-Link III Encoder CRC must also be enabled by setting the FPD3_ENC_CRC_DIS (register 0xBA[7]) to 0.
BIT | FIELD | TYPE | DEFAULT | DESCRIPTION |
---|---|---|---|---|
7:5 | RESERVED | R/W | 0x0 | Reserved |
4 | FPD3_ENC_CRC_CAP | R/W | 0x0 | 0: Disable CRC error flag from FPD-Link III encoder 1: Enable CRC error flag from FPD-Link III encoder (recommended) |
3:0 | RESERVED | R/W | 0x0 | Reserved |