ZHCSIG1D August 2016 – September 2023 DS90UB960-Q1
PRODUCTION DATA
The DS90UB960-Q1 implements the following register blocks, accessible through I2C as well as the bidirectional control channel:
ADDRESS RANGE | DESCRIPTION | ADDRESS MAP | |||
---|---|---|---|---|---|
0x00-0x32 | Digital Registers | Shared | |||
0x33-0x3A | Digital CSI-2
Registers (paged, broadcast write allowed) |
CSI-2 TX Port
0 R: 0x32[4]=0 W: 0x32[0]=1 |
CSI-2 TX Port 1 R: 0x32[4]=1 W: 0x32[1]=1 |
||
0x3B-0x3F | Reserved Registers | Reserved | |||
0x40-0x45 | AEQ Registers | Shared | |||
0x46-0x7F | Digital RX Port Registers (paged, broadcast write allowed) | FPD3 RX Port 0 R: 0x4C[5:4]=00 W: 0x4C[0]=1 | FPD3 RX Port 1 R: 0x4C[5:4]=01 W: 0x4C[1]=1 | FPD3 RX Port 2 R: 0x4C[5:4]=10 W: 0x4C[2]=1 | FPD3 RX Port 3 R: 0x4C[5:4]=11 W: 0x4C[3]=1 |
0x80-0x8F | Reserved Registers | Reserved | |||
0x90-0x9F | Digital CSI-2 Debug Registers | Shared | |||
0xA0-0xAF | Reserved Registers | Reserved | |||
0xB0-0xB2 | Indirect Access Registers | Shared | |||
0xB3-0xBF | Digital Registers | Shared | |||
0xC0-0xCF | Reserved Registers | Reserved | |||
0xD0-0xDF | Digital RX Port Debug Registers | FPD3 RX Port 0 R: 0x4C[5:4]=00 W: 0x4C[0]=1 | FPD3 RX Port 1 R: 0x4C[5:4]=01 W: 0x4C[1]=1 | FPD3 RX Port 2 R: 0x4C[5:4]=10 W: 0x4C[2]=1 | FPD3 RX Port 3 R: 0x4C[5:4]=11 W: 0x4C[3]=1 |
0xE0-0xEF | Reserved Registers | Reserved | |||
0xF0-0xF5 | FPD3 RX ID Registers | Shared | |||
0xF6-0xF7 | Reserved Registers | Reserved | |||
0xF8-0xFB | Port I2C Addressing | Shared | |||
0xFC-0xFF | Reserved Registers | Reserved |