ZHCSIG1D August 2016 – September 2023 DS90UB960-Q1
PRODUCTION DATA
MIN | NOM | MAX | UNIT | |||
---|---|---|---|---|---|---|
Supply voltage | V(VDD11) | 1.045 | 1.1 | 1.155 | V | |
V(VDD18) | 1.71 | 1.8 | 1.89 | V | ||
LVCMOS I/O supply voltage | V(VDDIO) = 1.8 V | 1.71 | 1.8 | 1.89 | V | |
OR V(VDDIO) = 3.3 V | 3.0 | 3.3 | 3.6 | V | ||
Open-drain voltage | INTB = V(INTB), I2C pins = V(I2C) | 1.71 | 3.6 | V | ||
Operating free-air temperature, TA | –40 | 25 | 105 | °C | ||
MIPI data rate (per CSI-2 lane) | 368 | 800 | 1664 | Mbps | ||
MIPI CSI-2 HS clock frequency | 184 | 400 | 832 | MHz | ||
Reference clock frequency | 23 | 25 | 26 | MHz | ||
Spread-spectrum reference clock modulation percentage | REFCLK, Center spread | -0.5 | 0.5 | % | ||
REFCLK, Down spread | -1 | 0 | % | |||
Local I2C frequency, fI2C | 1 | MHz | ||||
Supply noise(1) | V(VDD11) | 25 | mVP-P | |||
V(VDD18) | 50 | mVP-P | ||||
V(VDDIO) = 1.8 V | 50 | mVP-P | ||||
V(VDDIO) = 3.3 V | 100 | mVP-P | ||||
RIN0+, RIN1+, RIN2+, RIN3+ | 10 | mVP-P |