ZHCSAP4M October 2010 – August 2017 DS90UH926Q-Q1
PRODUCTION DATA.
PIN | I/O, TYPE | DESCRIPTION | |
---|---|---|---|
NAME | NO. | ||
LVCMOS PARALLEL INTERFACE | |||
R[7:0] | 33, 34, 35, 36, 37, 39, 40, 41 | O, LVCMOS with pulldown |
RED Parallel Interface Data Output Pins Leave open if unused R0 can optionally be used as GPIO0 and R1 can optionally be used as GPIO1 |
G[7:0] | 20, 21, 22, 23, 25, 26, 27, 28 | O, LVCMOS with pulldown |
GREEN Parallel Interface Data Output Pins Leave open if unused G0 can optionally be used as GPIO2 and G1 can optionally be used as GPIO3. |
B[7:0] | 9, 10, 11, 12, 14, 17, 18, 19 | O, LVCMOS with pulldown |
BLUE Parallel Interface Data Output Pins Leave open if unused B0 can optionally be used as GPO_REG4 and B1 can optionally be used as I2S_DB or GPO_REG5. |
HS | 8 | O, LVCMOS with pulldown |
Horizontal Sync Output Pin Video control signal pulse width must be 3 PCLKs or longer to be transmitted when the Control Signal Filter is enabled. There is no restriction on the minimum transition pulse when the Control Signal Filter is disabled. The signal is limited to 2 transitions per 130 PCLKs. See Table 11 |
VS | 7 | O, LVCMOS with pulldown |
Vertical Sync Output Pin Video control signal is limited to 1 transition per 130 PCLKs. Thus, the minimum pulse width is 130 PCLKs. |
DE | 6 | O, LVCMOS with pulldown |
Data Enable Output Pin Video control signal pulse width must be 3 PCLKs or longer to be transmitted when the Control Signal Filter is enabled. There is no restriction on the minimum transition pulse when the Control Signal Filter is disabled. The signal is limited to 2 transitions per 130 PCLKs. See Table 11 |
PCLK | 5 | O, LVCMOS with pulldown |
Pixel Clock Output Pin. Strobe edge set by RFB configuration register. See Table 11 |
I2S_CLK, I2S_WC, I2S_DA | 1, 30, 45 | O, LVCMOS with pulldown |
Digital Audio Interface Data Output Pins Leave open if unused I2S_CLK can optionally be used as GPO_REG8, I2S_WC can optionally be used as GPO_REG7, and I2S_DA can optionally be used as GPO_REG6. |
MCLK | 60 | O, LVCMOS with pulldown |
I2S Master Clock Output x1, x2, or x4 of I2S_CLK Frequency |
OPTIONAL PARALLEL INTERFACE | |||
I2S_DB | 18 | O, LVCMOS with pulldown |
Second Channel Digital Audio Interface Data Output pin at 18–bit color mode and set by MODE_SEL or configuration register Leave open if unused I2S_B can optionally be used as BI or GPO_REG5. |
GPIO[3:0] | 27, 28, 40, 41 | I/O, LVCMOS with pulldown |
Standard General Purpose IOs. Available only in 18-bit color mode, and set by MODE_SEL or configuration register. See Table 11 Leave open if unused Shared with G1, G0, R1 and R0. |
GPO_REG[8:4] | 1, 30, 45, 18, 19 | O, LVCMOS with pulldown |
General Purpose Outputs and set by configuration register. See Table 11
Shared with I2S_CLK, I2S_WC, I2S_DA, I2S_DB or B1, B0. |
INTB_IN | 16 | Input, LVCMOS with pulldown | Interrupt Input Shared with BISTC |
CONTROL | |||
PDB | 59 | I, LVCMOS with pulldown |
Power-down Mode Input Pin PDB = H, device is enabled (normal operation) Refer to Power Supply Recommendations. PDB = L, device is powered down. When the device is in the POWER DOWN state, the LVCMOS Outputs are in TRI-STATE, the PLL is shutdown and IDD is minimized. |
OEN | 31 | Input, LVCMOS with pulldown | Output Enable Pin. See Table 8 |
OSS_SEL | 46 | Input, LVCMOS with pulldown | Output Sleep State Select Pin. See Table 8 |
MODE_SEL | 15 | I, Analog | Device Configuration Select. See Table 9 |
BISTEN | 44 | I, LVCMOS with pulldown | BIST Enable Pin. 0: BIST Mode is disabled. 1: BIST Mode is enabled. |
BISTC | 16 | I, LVCMOS with pulldown | BIST Clock Select. Shared with INTB_IN 0: PCLK; 1: 33 MHz |
I2C | |||
IDx | 56 | I, Analog | I2C Serial Control Bus Device ID Address Select External pull-up to VDD33 is required under all conditions, DO NOT FLOAT. Connect to external pullup and pulldown resistor to create a voltage divider. See Figure 23 |
SCL | 3 | I/O, LVCMOS Open-Drain |
I2C Clock Input / Output Interface Must have an external pullup to VDD33, DO NOT FLOAT. Recommended pullup: 4.7 kΩ. |
SDA | 2 | I/O, LVCMOS Open-Drain |
I2C Data Input / Output Interface Must have an external pullup to VDD33, DO NOT FLOAT. Recommended pullup: 4.7 kΩ. |
STATUS | |||
LOCK | 32 | O, LVCMOS with pulldown | LOCK Status Output Pin 0: PLL is unlocked, RGB[7:0], I2S[2:0], HS, VS, DE and PCLK output states are controlled by OEN. May be used as Link Status or Display Enable 1: PLL is Locked, outputs are active |
PASS | 42 | O, LVCMOS with pulldown | PASS Output Pin 0: One or more errors were detected in the received payload 1: ERROR FREE Transmission Leave Open if unused. Route to test point (pad) recommended |
FPD-LINK III SERIAL INTERFACE | |||
RIN+ | 49 | I, LVDS | True Input. The interconnection should be AC-coupled to this pin with a 0.1 μF capacitor. |
RIN– | 50 | I, LVDS | Inverting Input. The interconnection should be AC-coupled to this pin with a 0.1 μF capacitor. |
CMLOUTP | 52 | O, LVDS | True CML Output Monitor point for equalized differential signal |
CMLOUTN | 53 | O, LVDS | Inverting CML Output Monitor point for equalized differential signal |
CMF | 51 | Analog | Common Mode Filter. Connect 0.1-μF capacitor to GND. |
POWER(1) AND GROUND | |||
VDD33_A, VDD33_B | 48, 29 | Power | Power to on-chip regulator 3 V – 3.6 V. Requires 4.7 uF to GND at each VDD pin. |
VDDIO | 13, 24, 38 | Power | LVCMOS I/O Power 1.8 V ±5% OR 3 V – 3.6 V. Requires 4.7 uF to GND at each VDDIO pin. |
GND | DAP | Ground | DAP is the large metal contact at the bottom side, located at the center of the WQFN package. Connect to the ground plane (GND) with at least 9 vias. |
REGULATOR CAPACITOR | |||
CAPR12 | 55 | CAP | Decoupling capacitor connection for on-chip regulator. Requires a 4.7-µF to GND at each CAP pin. |
CAPP12 | 57 | ||
CAPI2S | 58 | ||
CAPL12 | 4 | CAP | Decoupling capacitor connection for on-chip regulator. Requires two 4.7-µF to GND at this CAP pin. |
OTHERS | |||
NC | 54 | NC | No connect. This pin may be left open or tied to any level. |
RES[1:0] | 43.47 | GND | Reserved - tie to Ground |