ZHCSIG6A July 2018 – October 2018 DS90UH940N-Q1
PRODUCTION DATA.
This device features a standalone PLL to clean the I2S data jitter, supporting high-end car audio systems. If I2S_CLK frequency is less than 1MHz, this feature must be disabled through register 0x2B[7]. See the Table 11 section.