4 Revision History
Changes from C Revision (April 2013) to D Revision
-
Added Device Information table, Pin Configuration and Functions section, Specifications section, ESD Ratings table, Thermal Information table, Typical Characteristics section, Detailed Description section, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information sectionGo
-
Added OpenLDI LVDS as an acceptable parallel interface to the DS92LV024x chipsetGo
-
Changed RXIN and RXCLKIN to TXOUT and TXCLKOUT to correct pin name typos Go
-
Changed output state of deserializer when PDB = 1 to be TRI-STATE, not logic highGo
-
Deleted Power dissipation rows from the Absolute Maximum Ratings tableGo
-
Changed Junction-to-ambient, RθJA, values in Thermal Information table From: 27.4°C/W To: 33.8°C/W (NJK) and From: 27.7°C/W to: 28.8°C/W (RHS)Go
-
Changed Junction-to-case, RθJC(top), values in Thermal Information table From: 4.5°C/W To: 15.8°C/W (NJK) and From: 3.0°C/W To: 9.3°C/W (RHS)Go
-
Deleted note in Electrical Characteristics: Serializer DC table stating that conditions are verified by characterization or design and not tested in production, as this note only applies to a subset of tested parametersGo
-
Changed minimum and maximum value of serializer IIN for LVDS receiver DC specificationGo
-
Changed de-emphasis test condition for serializer IDD supply currentGo
-
Changed IOL condition for serial bus VOL parameter from 3 mA to 0.5 mA Go
-
Changed RPU = 10 kΩ condition for the Serial Control Bus Characteristics of tR and tF Go
-
Changed tPLD footnote to include tDDLT parameterGo
-
Changed notation for serial bit stream UI footnote to clarify 1 UI = 1 / (28 x CLK) Go
-
Changed footnote for deserializer LVDS output units to clarify that parallel interface UI refers to Channel Link format (1 UI = 1 / [7 × CLK]) instead of Channel Link II format (1 UI = 1 / [28 × CLK]) Go
-
Changed DS92LV0422 LVDS Transmitter Pulse Positions image to correct diagram labelingGo
-
Changed parallel interface description of deserializer From: wide parallel output bus To: Channel Link LVDS clock and data busGo
-
Deleted support for output data and clock slew rate control Go
-
Changed CMF cap recommendation from 0.1 µF to 4.7 µFGo
-
Changed SSCG Configuration (LFMODE = L) table and SSCG Configuration (LFMODE = H) table to clarify correct SSC[2:0] behaviorGo
-
Changed PDB, OEN, and OSS_SEL Configuration table to clarify correct behavior with PDB, OEN, and OSS_SEL pinsGo
-
Changed BISTEN detail in BIST Waveforms image so that serializer and deserializer are genericGo
-
Changed description of Serializer VODSEL from Reg 0x00[4] to Reg 0x00[5]Go
-
Changed Serializer Reg 0x00[3:2] description from Reserved to Reverse-Compatibility Mode bitsGo
-
Changed Deserializer Reg 0x00[3:2] description from Reserved to Reverse-Compatibility Mode bitsGo
Changes from B Revision (April 2013) to C Revision
-
Changed layout of National Semiconductor Data Sheet to TI formatGo