ZHCSBK0D October 2012 – October 2015 F28M36H33B2 , F28M36H53B2 , F28M36P53C2 , F28M36P63C2
PRODUCTION DATA.
Table 3-1 lists the features of the F28M36x devices.
FEATURE | TYPE(1) | P63C2 | P53C2 | H53C2 | H53B2 | H33C2 | H33B2 | ||
---|---|---|---|---|---|---|---|---|---|
Master Subsystem — ARM Cortex-M3 | |||||||||
Speed (MHz)(2) | – | 125 | 125 | 100 | 100 | 100 | 100 | ||
Flash (KB) | – | 1024 | 512 | 512 | 512 | 512 | 512 | ||
RAM ECC (KB) | – | 16 | 16 | 16 | 16 | 16 | 16 | ||
RAM Parity (KB) | – | 112 | 112 | 112 | 112 | 112 | 112 | ||
IPC Message RAM Parity (KB) | – | 2 | 2 | 2 | 2 | 2 | 2 | ||
Security Zones | – | 2 | 2 | 2 | 2 | 2 | 2 | ||
10/100 ENET 1588 MII | 0 | Yes | Yes | Yes | No | Yes | No | ||
USB OTG FS | 0 | Yes | Yes | Yes | No | Yes | No | ||
SSI/SPI | 0 | 4 | 4 | 4 | 4 | 4 | 4 | ||
UART | 0 | 5 | 5 | 5 | 5 | 5 | 5 | ||
I2C | 0 | 2 | 2 | 2 | 2 | 2 | 2 | ||
CAN(3) | 0 | 2 | 2 | 2 | 2 | 2 | 2 | ||
µDMA | 0 | 32-ch | 32-ch | 32-ch | 32-ch | 32-ch | 32-ch | ||
EPI(4) | 0 | 1 | 1 | 1 | 1 | 1 | 1 | ||
µCRC module | 0 | 1 | 1 | 1 | 1 | 1 | 1 | ||
General-Purpose Timers | – | 4 | 4 | 4 | 4 | 4 | 4 | ||
Watchdog Timer modules | – | 2 | 2 | 2 | 2 | 2 | 2 | ||
Control Subsystem — C28x | |||||||||
Speed (MHz)(2) | 150 | 150 | 150 | 150 | 150 | 150 | |||
FPU | Yes | ||||||||
VCU | Yes | ||||||||
Flash (KB) | 512 | 512 | 512 | 512 | 512 | 512 | |||
RAM ECC (KB) | 20 | 20 | 20 | 20 | 20 | 20 | |||
RAM Parity (KB) | 16 | 16 | 16 | 16 | 16 | 16 | |||
IPC Message RAM Parity (KB) | 2 | 2 | 2 | 2 | 2 | 2 | |||
Security Zones | 1 | 1 | 1 | 1 | 1 | 1 | |||
ePWM modules | 2 | 12: 24 outputs | |||||||
High-Resolution Pulse Width Modulator (HRPWM) outputs | 2 | 16 outputs | |||||||
eCAP modules/PWM outputs | 0 | 6 (32-bit) | |||||||
eQEP modules | 0 | 3 (32-bit) | |||||||
Fault Trip Zones | – | 12 on any of 64 GPIO pins | |||||||
McBSP/SPI | 1 | 1 | 1 | 1 | 1 | 1 | 1 | ||
SCI | 0 | 1 | 1 | 1 | 1 | 1 | 1 | ||
SPI | 0 | 1 | 1 | 1 | 1 | 1 | 1 | ||
I2C | 0 | 1 | 1 | 1 | 1 | 1 | 1 | ||
DMA | 0 | 6-ch | 6-ch | 6-ch | 6-ch | 6-ch | 6-ch | ||
EPI(4) | 0 | 1 | 1 | 1 | 1 | 1 | 1 | ||
32-Bit Timers | – | 3 | 3 | 3 | 3 | 3 | 3 | ||
Shared | |||||||||
Supplemental RAM Parity (KB) | 64 | 64 | 64 | 64 | 0 | 0 | |||
12-Bit ADC 1 | MSPS(5) | 3 | 2.88 | 2.88 | 2.88 | 2.88 | 2.88 | 2.88 | |
Conversion Time(5) | 347 ns | 347 ns | 347 ns | 347 ns | 347 ns | 347 ns | |||
Channels | 12 | 12 | 12 | 12 | 12 | 12 | |||
Sample-and-Hold | 2 | 2 | 2 | 2 | 2 | 2 | |||
12-Bit ADC 2 | MSPS(5) | 3 | 2.88 | 2.88 | 2.88 | 2.88 | 2.88 | 2.88 | |
Conversion Time(5) | 347 ns | 347 ns | 347 ns | 347 ns | 347 ns | 347 ns | |||
Channels | 12 | 12 | 12 | 12 | 12 | 12 | |||
Sample-and-Hold | 2 | 2 | 2 | 2 | 2 | 2 | |||
Comparators with Integrated DACs | 0 | 6 | 6 | 6 | 6 | 6 | 6 | ||
Voltage Regulator | Yes – Uses 3.3-V Single Supply (3.3-V/1.2-V recommended for 125ºC) | ||||||||
Clocking | See Section 6.10 | ||||||||
Additional Safety | |||||||||
Master Subsystem | 2 Watchdogs, NMI Watchdog: CPU, Memory | ||||||||
Control Subsystem | NMI Watchdog: CPU, Memory | ||||||||
Shared | Critical Register and I/O Function Lock Protection; RAM Fetch Protection | ||||||||
Packaging | |||||||||
Package Type | 289-Ball ZWT New Fine Pitch Ball Grid Array | Yes | Yes | Yes | Yes | Yes | Yes | ||
Junction Temperature (TJ) | T: –40°C to 105°C | – | Yes | Yes | Yes | Yes | Yes | Yes | |
S: –40°C to 125°C | – | Yes | Yes | Yes | Yes | Yes | Yes | ||
Q: –40°C to 150°C(6) | – | Yes | No | No | No | No | No | ||
Free-Air Temperature (TA) | Q: –40°C to 125°C(6) | – | Yes | No | No | No | No | No |
Cortex-M3 | 75 MHz | 125 MHz | 100 MHz |
C28x | 150 MHz | 125 MHz | 100 MHz |