ZHCSQ83A March 2022 – October 2022 INA851
PRODUCTION DATA
The design requirements for the application driving the ADS127L11 ADC are listed in the following table.
PARAMETER | VALUE |
---|---|
Differential-to-differential conversion | VINDIFF to VOUTDIFF |
Supply voltages | VS± = ±15 V, AVDD = 5.2 V, VREF = 2.5 V |
Full-scale range of ADC for FSR | FSR = ± 5 V |
Data rate of ADC | fDATA = 187.5 kSPS |
ADC filter configuration | (1) High-speed mode, Sinc4 filter, OSR = 64 |
(2) High-speed mode, wideband filter, OSR = 64 | |
INA gain and filter configuration | See Table 9-4 and Table 9-5 |
Signal frequency | fIN = 1 kHz |
RC kickback filter(1) | RFIL = 47.4 Ω + CDIFF = 510 pF + RFIL = 47.4 Ω, CFIL = 51 pF |
For optimized linearity and THD performance, use good printed circuit board (PCB) layout practice. For proper heat dissipation of the INA851, connect the thermal pad to a plane or a large copper pour at the bottom connected to VS– (see also Section 9.4.2).