SLLSE40B September 2010 – November 2024 ISO7240CF-Q1 , ISO7241C-Q1 , ISO7242C-Q1
PRODUCTION DATA
A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 8-8). Layer stacking must be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.
If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep the planes symmetrical. This makes the stack mechanically stable and prevents warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.
For detailed layout recommendations, refer to Digital Isolator Design Guide.