ZHCSKT4B february 2020 – december 2020 ISOW7841A-Q1
PRODUCTION DATA
The ISOW7841A-Q1 device provides high electromagnetic immunity and low emissions while isolating CMOS or LVCMOS digital I/Os. The signal-isolation channel has a logic input and output buffer separated by a double capacitive silicon dioxide (SiO2) insulation barrier, whereas, power isolation uses on-chip transformers separated by thin film polymer as insulating material. If the input signal is lost, the default output is high for the ISOW7841A-Q1 without the F suffix and low for the device with the F suffix.
These devices help prevent noise currents on data buses, such as CAN, or other circuits from entering the local ground and interfering with or damaging sensitive circuitry. Through innovative chip design and layout techniques, electromagnetic compatibility of the device has been significantly enhanced to ease system-level ESD, EFT, surge and emissions compliance. The high-efficiency of the power converter allows operation at a higher ambient temperature. The device is available in a 16-pin SOIC wide-body (SOIC-WB) DWE package.