ZHCSH27B May 2017 – April 2018 IWR1642
PRODUCTION DATA.
BALL NUMBER [1] | BALL NAME [2] | SIGNAL NAME [3] | PINCNTL ADDRESS [4] | MODE [5] | TYPE [6] | BALL RESET STATE [7] | PULL UP/DOWN TYPE [8] |
---|---|---|---|---|---|---|---|
H13 | GPIO_0 | GPIO_13 | 0xFFFFEA04 | 0 | IO | Output Disabled | Pull Down |
GPIO_0 | 1 | IO | |||||
PMIC_CLKOUT | 2 | O | |||||
ePWM1b | 10 | O | |||||
ePWM2a | 11 | O | |||||
J13 | GPIO_1 | GPIO_16 | 0xFFFFEA08 | 0 | IO | Output Disabled | Pull Down |
GPIO_1 | 1 | IO | |||||
SYNC_OUT | 2 | O | |||||
DMM_MUX_IN | 12 | I | |||||
SPIB_cs_n_1 | 13 | IO | |||||
SPIB_cs_n_2 | 14 | IO | |||||
ePWM1SYNCI | 15 | I | |||||
K13 | GPIO_2 | GPIO_26 | 0xFFFFEA64 | 0 | IO | Output Disabled | Pull Down |
GPIO_2 | 1 | IO | |||||
OSC_CLKOUT | 2 | O | |||||
MSS_uartb_tx | 7 | O | |||||
BSS_uart_tx | 8 | O | |||||
SYNC_OUT | 9 | O | |||||
PMIC_CLKOUT | 10 | O | |||||
R4 | GPIO_31 | TRACE_DATA_0 | 0xFFFFEA7C | 0 | O | Output Disabled | Pull Down |
GPIO_31 | 1 | IO | |||||
DMM0 | 2 | I | |||||
MSS_uarta_tx | 4 | IO | |||||
P5 | GPIO_32 | TRACE_DATA_1 | 0xFFFFEA80 | 0 | O | Output Disabled | Pull Down |
GPIO_32 | 1 | IO | |||||
DMM1 | 2 | I | |||||
R5 | GPIO_33 | TRACE_DATA_2 | 0xFFFFEA84 | 0 | O | Output Disabled | Pull Down |
GPIO_33 | 1 | IO | |||||
DMM2 | 2 | I | |||||
P6 | GPIO_34 | TRACE_DATA_3 | 0xFFFFEA88 | 0 | O | Output Disabled | Pull Down |
GPIO_34 | 1 | IO | |||||
DMM3 | 2 | I | |||||
ePWM3SYNCO | 4 | O | |||||
R7 | GPIO_35 | TRACE_DATA_4 | 0xFFFFEA8C | 0 | O | Output Disabled | Pull Down |
GPIO_35 | 1 | IO | |||||
DMM4 | 2 | I | |||||
ePWM2SYNCO | 4 | O | |||||
P7 | GPIO_36 | TRACE_DATA_5 | 0xFFFFEA90 | 0 | O | Output Disabled | Pull Down |
GPIO_36 | 1 | IO | |||||
DMM5 | 2 | I | |||||
MSS_uartb_tx | 5 | O | |||||
R8 | GPIO_37 | TRACE_DATA_6 | 0xFFFFEA94 | 0 | O | Output Disabled | Pull Down |
GPIO_37 | 1 | IO | |||||
DMM6 | 2 | I | |||||
BSS_uart_tx | 5 | O | |||||
P8 | GPIO_38 | TRACE_DATA_7 | 0xFFFFEA98 | 0 | O | Output Disabled | Pull Down |
GPIO_38 | 1 | IO | |||||
DMM7 | 2 | I | |||||
DSS_uart_tx | 5 | O | |||||
D14 | GPIO_39 | TRACE_DATA_8 | 0xFFFFEA9C | 0 | O | Output Disabled | Pull Down |
GPIO_39 | 1 | IO | |||||
DMM8 | 2 | I | |||||
Reserved | 4 | IO | |||||
ePWM1SYNCI | 5 | I | |||||
B14 | GPIO_40 | TRACE_DATA_9 | 0xFFFFEAA0 | 0 | O | Output Disabled | Pull Down |
GPIO_40 | 1 | IO | |||||
DMM9 | 2 | I | |||||
Reserved | 4 | IO | |||||
ePWM1SYNCO | 5 | O | |||||
B15 | GPIO_41 | TRACE_DATA_10 | 0xFFFFEAA4 | 0 | O | Output Disabled | Pull Down |
GPIO_41 | 1 | IO | |||||
DMM10 | 2 | I | |||||
ePWM3a | 4 | O | |||||
C9 | GPIO_42 | TRACE_DATA_11 | 0xFFFFEAA8 | 0 | O | Output Disabled | Pull Down |
GPIO_42 | 1 | IO | |||||
DMM11 | 2 | I | |||||
ePWM3b | 4 | O | |||||
C8 | GPIO_43 | TRACE_DATA_12 | 0xFFFFEAAC | 0 | O | Output Disabled | Pull Down |
GPIO_43 | 1 | IO | |||||
DMM12 | 2 | I | |||||
ePWM1a | 4 | O | |||||
CAN_tx | 5 | IO | |||||
B9 | GPIO_44 | TRACE_DATA_13 | 0xFFFFEAB0 | 0 | O | Output Disabled | Pull Down |
GPIO_44 | 1 | IO | |||||
DMM13 | 2 | I | |||||
ePWM1b | 4 | O | |||||
CAN_rx | 5 | I | |||||
B8 | GPIO_45 | TRACE_DATA_14 | 0xFFFFEAB4 | 0 | O | Output Disabled | Pull Down |
GPIO_45 | 1 | IO | |||||
DMM14 | 2 | I | |||||
ePWM2a | 4 | O | |||||
A9 | GPIO_46 | TRACE_DATA_15 | 0xFFFFEAB8 | 0 | O | Output Disabled | Pull Down |
GPIO_46 | 1 | IO | |||||
DMM15 | 2 | I | |||||
ePWM2b | 4 | O | |||||
N15 | GPIO_47 | TRACE_CLK | 0xFFFFEABC | 0 | O | Output Disabled | Pull Down |
GPIO_47 | 1 | IO | |||||
DMM_CLK | 2 | I | |||||
N14 | DMM_SYNC | TRACE_CTL | 0xFFFFEAC0 | 0 | O | Output Disabled | Pull Down |
RESERVED | 1 | IO | |||||
DMM_SYNC | 2 | I | |||||
N8 | MCU_CLKOUT | GPIO_25 | 0xFFFFEA60 | 0 | IO | Output Disabled | Pull Down |
MCU_CLKOUT | 1 | O | |||||
ePWM1a | 12 | O | |||||
N7 | nERROR_IN | nERROR_IN | 0xFFFFEA44 | 0 | I | Input | |
N6 | nERROR_OUT | nERROR_OUT | 0xFFFFEA4C | 0 | O | Hi-Z (Open Drain) | |
P9 | PMIC_CLKOUT | SOP[2] | 0xFFFFEA68 | During Power Up | I | Output Disabled | Pull Down |
GPIO_27 | 0 | IO | |||||
PMIC_CLKOUT | 1 | O | |||||
ePWM1b | 11 | O | |||||
ePWM2a GPIO_8 | 12 | O | |||||
R13 | QSPI[0] | 0xFFFFEA2C | 0 | IO | Output Disabled | Pull Down | |
QSPI[0] | 1 | IO | |||||
SPIB_miso | 2 | IO | |||||
N12 | QSPI[1] | GPIO_9 | 0xFFFFEA30 | 0 | IO | Output Disabled | Pull Down |
QSPI[1] | 1 | IO | |||||
SPIB_mosi | 2 | IO | |||||
SPIB_cs_n_2 | 8 | IO | |||||
R14 | QSPI[2] | GPIO_10 | 0xFFFFEA34 | 0 | IO | Output Disabled | Pull Down |
QSPI[2] | 1 | I | |||||
Reserved | 8 | O | |||||
P12 | QSPI[3] | GPIO_11 | 0xFFFFEA38 | 0 | IO | Output Disabled | Pull Down |
QSPI[3] | 1 | IO | |||||
Reserved | 8 | I | |||||
R12 | QSPI_clk | GPIO_7 | 0xFFFFEA3C | 0 | IO | Output Disabled | Pull Down |
QSPI_clk | 1 | IO | |||||
SPIB_clk | 2 | IO | |||||
DSS_uart_tx | 6 | O | |||||
P11 | QSPI_cs_n | GPIO_6 | 0xFFFFEA40 | 0 | IO | Output Disabled | Pull Up |
QSPI_cs_n | 1 | IO | |||||
SPIB_cs_n | 2 | IO | |||||
N4 | rs232_rx | GPIO_15 | 0xFFFFEA74 | 0 | IO | Input Enabled | Pull Up |
rs232_rx | 1 | I | |||||
MSS_uarta_rx | 2 | I | |||||
BSS_uart_tx | 6 | IO | |||||
MSS_uartb_rx | 7 | IO | |||||
Reserved | 8 | I | |||||
I2C_scl | 9 | IO | |||||
ePWM2a | 10 | O | |||||
ePWM2b | 11 | O | |||||
ePWM3a | 12 | O | |||||
N5 | rs232_tx | GPIO_14 | 0xFFFFEA78 | 0 | IO | Output Enabled | |
rs232_tx | 1 | O | |||||
MSS_uarta_tx | 5 | IO | |||||
MSS_uartb_tx | 6 | IO | |||||
BSS_uart_tx | 7 | IO | |||||
Reserved | 10 | O | |||||
I2C_sda | 11 | IO | |||||
ePWM1a | 12 | O | |||||
ePWM1b | 13 | O | |||||
NDMM_EN | 14 | I | |||||
ePWM2a | 15 | O | |||||
E13 | SPIA_clk | GPIO_3 | 0xFFFFEA14 | 0 | IO | Output Disabled | Pull Up |
SPIA_clk | 1 | IO | |||||
CAN_rx | 6 | I | |||||
DSS_uart_tx | 7 | O | |||||
C13 | SPIA_cs_n | SPIA_cs_n | 0xFFFFEA18 | 0 | IO | Output Disabled | Pull Up |
SPIA_cs_n | 1 | IO | |||||
CAN_tx | 6 | O | |||||
E14 | SPIA_miso | GPIO_20 | 0xFFFFEA10 | 0 | IO | Output Disabled | Pull Up |
SPIA_miso | 1 | IO | |||||
Reserved | 2 | O | |||||
D13 | SPIA_mosi | GPIO_19 | 0xFFFFEA0C | 0 | IO | Output Disabled | Pull Up |
SPIA_mosi | 1 | IO | |||||
Reserved | 2 | I | |||||
DSS_uart_tx | 8 | O | |||||
F14 | SPIB_clk | GPIO_5 | 0xFFFFEA24 | 0 | IO | Output Disabled | Pull Up |
SPIB_clk1 | 1 | IO | |||||
MSS_uarta_rx | 2 | I | |||||
MSS_uartb_tx | 6 | O | |||||
BSS_uart_tx | 7 | O | |||||
Reserved | 8 | I | |||||
H14 | SPIB_cs_n | GPIO_4 | 0xFFFFEA28 | 0 | IO | Output Disabled | Pull Up |
SPIB_cs_n | 1 | IO | |||||
MSS_uarta_tx | 2 | O | |||||
MSS_uartb_tx | 6 | O | |||||
BSS_uart_tx | 7 | IO | |||||
QSPI_clk_ext | 8 | I | |||||
Reserved | 9 | O | |||||
G14 | SPIB_miso | GPIO_22 | 0xFFFFEA20 | 0 | IO | Output Disabled | Pull Up |
SPIB_miso | 1 | IO | |||||
I2C_scl | 2 | IO | |||||
DSS_uart_tx | 6 | O | |||||
F13 | SPIB_mosi | GPIO_21 | 0xFFFFEA1C | 0 | IO | Output Disabled | Pull Up |
SPIB_mosi | 1 | IO | |||||
I2C_sda | 2 | IO | |||||
P13 | SPI_HOST_INTR | GPIO_12 | 0xFFFFEA00 | 0 | IO | Output Disabled | Pull Down |
SPI_HOST_INTR | 1 | O | |||||
SPIB_cs_n_1 | 6 | IO | |||||
P4 | SYNC_in | GPIO_28 | 0xFFFFEA6C | 0 | IO | Output Disabled | Pull Down |
SYNC_IN | 1 | I | |||||
MSS_uartb_rx | 6 | IO | |||||
DMM_MUX_IN | 7 | I | |||||
SYNC_OUT | 9 | O | |||||
G13 | SYNC_OUT | SOP[1] | 0xFFFFEA70 | During Power Up | I | Output Disabled | Pull Down |
GPIO_29 | 0 | IO | |||||
SYNC_OUT | 1 | O | |||||
DMM_MUX_IN | 9 | I | |||||
SPIB_cs_n_1 | 10 | IO | |||||
SPIB_cs_n_2 | 11 | IO | |||||
P10 | TCK | GPIO_17 | 0xFFFFEA50 | 0 | IO | Input Enabled | Pull Down |
TCK | 1 | I | |||||
MSS_uartb_tx | 2 | O | |||||
Reserved | 8 | O | |||||
R11 | TDI | GPIO_23 | 0xFFFFEA58 | 0 | IO | Input Enabled | Pull Up |
TDI | 1 | I | |||||
MSS_uarta_rx | 2 | I | |||||
N13 | TDO | SOP[0] | 0xFFFFEA5C | During Power Up | I | Output Enabled | |
GPIO_24 | 0 | IO | |||||
TDO | 1 | O | |||||
MSS_uarta_tx | 2 | O | |||||
MSS_uartb_tx | 6 | O | |||||
BSS_uart_tx | 7 | O | |||||
NDMM_EN | 9 | I | |||||
N10 | TMS | GPIO_18 | 0xFFFFEA54 | 0 | IO | Input Enabled | Pull Down |
TMS | 1 | I | |||||
BSS_uart_tx | 2 | O | |||||
Reserved | 6 | I | |||||
N9 | Warm_Reset | Warm_Reset | 0xFFFFEA48 | 0 | IO | Hi-Z Input (Open Drain) |
The following list describes the table column headers:
IO MUX registers are available in the MSS memory map and the respective mapping to device pins is as follows:
The register layout is as follows:
BIT | FIELD | TYPE | RESET (POWER ON DEFAULT) | DESCRIPTION |
---|---|---|---|---|
31-11 | NU | RW | 0 | Reserved |
10 | SC | RW | 0 | IO slew rate control:
0 = Higher slew rate 1 = Lower slew rate |
9 | PUPDSEL | RW | 0 | Pullup/PullDown Selection
0 = Pull Down 1 = Pull Up (This field is valid only if Pull Inhibit is set as '0') |
8 | PI | RW | 0 | Pull Inhibit/Pull Disable
0 = Enable 1 = Disable |
7 | OE_OVERRIDE | RW | 1 | Output Override |
6 | OE_OVERRIDE_CTRL | RW | 1 | Output Override Control:
(A '1' here overrides any o/p manipulation of this IO by any of the peripheral block hardware it is associated with for example a SPI Chip select) |
5 | IE_OVERRIDE | RW | 0 | Input Override |
4 | IE_OVERRIDE_CTRL | RW | 0 | Input Override Control:
(A '1' here overrides any i/p value on this IO with a desired value) |
3-0 | FUNC_SEL | RW | 1 | Function select for Pin Multiplexing (Refer to the Pin Mux Sheet) |