SWRS283A June 2022 – November 2022 IWR6243
PRODUCTION DATA
The CSI2 is a MIPI D-PHY compliant interface for connecting this device to a camera receiver module. This interface is made of four differential lanes; each lane is configurable for carrying data or clock. The polarity of each wire of a lane is also configurable. GUID-956F2180-5449-4EE1-9C71-85955F846139.html#GUID-956F2180-5449-4EE1-9C71-85955F846139, GUID-956F2180-5449-4EE1-9C71-85955F846139.html#T4362547-260, GUID-956F2180-5449-4EE1-9C71-85955F846139.html#T4362547-259, and GUID-956F2180-5449-4EE1-9C71-85955F846139.html#T4362547-261 describe the clock and data timing of the CSI.The clock is always ON once the CSI2 IP is enabled. Hence it remains in HS mode.