ZHCSLB7B April 2020 – July 2022 IWR6843AOP
PRODUCTION DATA
Table 8-3 and Table 8-4 summarize the power consumption at the power terminals.
PARAMETER | SUPPLY NAME | DESCRIPTION | MIN | TYP | MAX | UNIT |
---|---|---|---|---|---|---|
Current consumption(1) | VDDIN, VIN_SRAM, VNWA | Total current drawn by all nodes driven by 1.2V rail | 1000 | mA | ||
VIN_13RF1, VIN_13RF2 | Total current drawn by all nodes driven by 1.3V rail (or 1V rail in LDO Bypass mode), when only 2 transmitters are used.(2) | 2000 | ||||
VIOIN_18, VIN_18CLK, VIOIN_18DIFF, VIN_18BB, VIN_18VCO | Total current drawn by all nodes driven by 1.8V rail | 850 | ||||
VIOIN | Total current drawn by all nodes driven by 3.3V rail(3) | 50 |
PARAMETER | CONDITION | DESCRIPTION | MIN | TYP | MAX | UNIT | ||
---|---|---|---|---|---|---|---|---|
Average power consumption | 1.0-V internal LDO bypass mode | 24% duty cycle | 1TX, 4RX | Regular power ADC mode 6.4 Msps complex transceiver, 13.13-ms frame, 64 chirps, 256 samples/chirp, 8.5-µs interchirp time, DSP + Hardware accelerator active | 1.19 | W | ||
2TX, 4RX(1) | 1.25 | |||||||
48% duty cycle | 1TX, 4RX | Regular power ADC mode 6.4 Msps complex transceiver, 13.13-ms frame, 64 chirps, 256 samples/chirp, 8.5-µs interchirp time, DSP + Hardware accelerator active | 1.62 | |||||
2TX, 4RX(1) | 1.75 |