ZHCSRC3A December 2022 – March 2024 IWRL6432
PRODUCTION DATA
NO.(1)(3) | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
SS1 | tc(SPICLK) | Cycle time, SPI_CLK | 24.6 | ns | |
SS2 | tw(SPICLKL) | Typical Pulse duration, SPI_CLK low | 0.45*P(2) | ns | |
SS3 | tw(SPICLKH) | Typical Pulse duration, SPI_CLK high | 0.45*P(2) | ns | |
SS4 | tsu(SIMO-SPICLK) | Setup time, SPI_D[x] valid before SPI_CLK active edge |
3 |
ns | |
SS5 | th(SPICLK-SIMO) | Hold time, SPI_D[x] valid after SPI_CLK active edge |
1 |
ns | |
SS8 | tsu(CS-SPICLK) | Setup time, SPI_CS[x] valid before SPI_CLK first edge | 5 | ns | |
SS9 | th(SPICLK-CS) | Hold time, SPI_CS[x] valid after SPI_CLK last edge | 5 | ns | |
SS10 |
sr |
Input Slew Rate for all pins |
1 |
3 |
ns |
SS11 |
Cb |
Capacitive load on D0 and D1 |
2 |
15 |
pF |
NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
---|---|---|---|---|---|
SS6 | td(SPICLK-SOMI) | Delay time, SPI_CLK active edge to McSPI_somi transition | 0 |
5.77 |
ns |
SS7 | tsk(CS-SOMI) | Delay time, SPI_CS[x] active edge to McSPI_somi transition |
5.77 |
ns |