ZHCSRC3A December 2022 – March 2024 IWRL6432
PRODUCTION DATA
Table 7-2 describes the power rails from an external power supply block to the device via a BOM Optimized 3.3V I/O Topology.
SUPPLY | DEVICE BLOCKS POWERED FROM THE SUPPLY | RELEVANT IOs IN THE DEVICE |
---|---|---|
3.3V |
Digital I/Os |
Input: VIOIN |
1.8V | Synthesizer and APLL VCOs, crystal oscillator, IF Amplifier stages, ADC | Input:
VDDA_18VCO, VIOIN_18CLK, VDDA_18BB, VIOIN_18, VIN_18PM LDO Output: VOUT_14SYNTH, VDDA_10RF, VDD_SRAM, VNWA, VOUT_14APLL, VDDA_12RF, VDD, |