ZHCSCX2E January 2014 – October 2017 LM15851
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |
---|---|---|---|---|---|---|
DEVICE (SAMPLING) CLOCK | ||||||
td(A) | Sampling (aperture) delay | Input CLK transition to sampling instant | 0.64 | ns | ||
t(AJ) | Aperture jitter | 0.1 | ps RMS | |||
CALIBRATION TIMING CHARACTERISTICS (REFER TO THE CALIBRATION SECTION) | ||||||
t(CAL) | Calibration cycle time | Calibration = FG, T_AUTO=1 | 227 × 106 | t(DEVCLK) | ||
Calibration = FG, T_AUTO=0 | 102 × 106 | |||||
JESD204B INTERFACE LINK TIMING CHARACTERISTICS (REFER TO Figure 1) | ||||||
td(LMFC) | SYSREF to LMFC delay Functional delay between SYSREF assertion latched and LMFC frame boundary(2) |
All decimation modes | 40 | t(DEVCLK) | ||
td(TX) | LMFC to frame boundary delay - decimation modes Functional delay from LMFC frame boundary to beginning of next multi-frame in transmitted data(3) |
Decimation = 4, DDR = 1, P54 = 0 | 52.7 | t(DEVCLK) | ||
Decimation = 4, DDR = 1, P54 = 1 | 43.9 | |||||
Decimation = 8, DDR = 0, P54 = 0 | 60.7 | |||||
Decimation = 8, DDR = 0, P54 = 1 | 51.5 | |||||
Decimation = 8, DDR = 1, P54 = 0 | 52.7 | |||||
Decimation = 8, DDR = 1, P54 = 1 | 43.9 | |||||
Decimation = 10, DDR = 0, P54 = 0 | 60.7 | |||||
Decimation = 10, DDR = 1, P54 = 0 | 52.7 | |||||
Decimation = 16, DDR = 0, P54 = 0 | 60.7 | |||||
Decimation = 16, DDR = 0, P54 = 1 | 51.5 | |||||
Decimation = 16, DDR = 1, P54 = 0 | 52.7 | |||||
Decimation = 16, DDR = 1, P54 = 1 | 43.9 | |||||
Decimation = 20, DDR = 0, P54 = 0 | 60.7 | |||||
Decimation = 20, DDR = 1, P54 = 0 | 52.7 | |||||
Decimation = 32, DDR = 0, P54 = 0 | 60.7 | |||||
Decimation = 32, DDR = 0, P54 = 1 | 51.5 | |||||
Decimation = 32, DDR = 1, P54 = 0 | 52.7 | |||||
td(LMFC) | Delay from SYSREF sampled high by DEVCLK to internal LMFC boundary | 40 | t(DEVCLK) | |||
t(ILA) | Duration of initial lane alignment sequence | 4 | Multi-frame clock cycles |