ZHCSCX2E January 2014 – October 2017 LM15851
PRODUCTION DATA.
The timing calibration process optimizes the matching of sample timing for the 4 internally interleaved converters. This process minimize the presence of any timing related interleaving spurs in the captured spectrum. The timing calibration feature is disabled by default, but using this feature is highly recommended. To enable timing calibration, set the T_AUTO bit (register 0x066, bit 0). When this bit is set, the timing calibration performs each time the CAL_SFT bit is set.
CAL_CONT, CAL_BCK | T_AUTO | LOW_SIG_EN | INITIAL ONE-TIME CALIBRATION CAL_SFT 0 → 1 (tDEVCLK) | BACKGROUND CALIBRATION CYCLE(1) (ALL CORES) (tDEVCLK) |
---|---|---|---|---|
0 | 0 | 0 | 102 E+6 | N/A |
0 | 0 | 1 | 64 E+6 | N/A |
0 | 1 | 0 | 227 E+6 | N/A |
0 | 1 | 1 | 189 E+6 | N/A |
1 | 0 | 0 | 127.5 E+6 | 816 E+6 |
1 | 0 | 1 | 80 E+6 | 512 E+6 |
1 | 1 | 0 | 283.75 E+6 | 816 E+6 |
1 | 1 | 1 | 236.25 E+6 | 512 E+6 |