ZHCSJC9G September 2006 – Jaunuary 2020 LM5069
PRODUCTION DATA.
PIN | I/O | DESCRIPTION | ||
---|---|---|---|---|
NO. | NAME | |||
1 | SENSE | I | Current sense input: The voltage across the current sense resistor (RS) is measured from VIN to this pin. If the voltage across RS reaches 55 mV the load current is limited and the fault timer activates. | |
2 | VIN | I | Positive supply input: A small ceramic bypass capacitor close to this pin is recommended to suppress transients which occur when the load current is switched off. | |
3 | UVLO | I | Undervoltage lockout: An external resistor divider from the system input voltage sets the undervoltage turnon threshold. An internal 21-µA current source provides hysteresis. The enable threshold at the pin is 2.5 V. This pin can also be used for remote shutdown control. | |
4 | OVLO | I | Overvoltage lockout: An external resistor divider from the system input voltage sets the overvoltage turnoff threshold. An internal 21-µA current source provides hysteresis. The disable threshold at the pin is 2.5 V. | |
5 | GND | — | Circuit ground | |
6 | TIMER | I/O | Timing capacitor: An external capacitor connected to this pin sets the insertion time delay and the fault timeout period. The capacitor also sets the restart timing of the LM5069-2. | |
7 | PWR | I | Power limit set: An external resistor connected to this pin, in conjunction with the current sense resistor (RS), sets the maximum power dissipation allowed in the external series pass MOSFET. | |
8 | PGD | O | Power Good indicator: An open drain output. When the external MOSFET VDS decreases below 1.25 V, the PGD indicator is active (high). When the external MOSFET VDS increases above 2.5 V the PGD indicator switches low. | |
9 | OUT | I | Output feedback: Connect to the output rail (external MOSFET source). Internally used to determine the MOSFET VDS voltage for power limiting, and to control the PGD indicator. | |
10 | GATE | O | Gate drive output: Connect to the external MOSFET’s gate. This pin's voltage is typically 12 V above the OUT pin when enabled. |