ZHCSKZ8B March 2020 – June 2021 LM61435-Q1
PRODUCTION DATA
Once a valid synchronization signal is detected, a clock locking procedure is initiated. LM61435-Q1 devices receive this signal over the EN/SYNC pin. After approximately 2048 pulses, the clock frequency completes a smooth transition to the frequency of the synchronization signal without output variation. Note that while the frequency is adjusted suddenly, phase is maintained so the clock cycle that lies between operation at the default frequency and at the synchronization frequency is of intermediate length. This eliminates very long or very short pulses. Once frequency is adjusted, phase is adjusted over a few tens of cycles so that rising synchronization edges correspond to rising SW node pulses. See Figure 8-4.