ZHCSH35B November 2017 – May 2021 LM73605-Q1 , LM73606-Q1
PRODUCTION DATA
The LM73605-Q1/6-Q1 an internal LDO, generating VCC voltage for control circuitry and MOSFET drivers. The VCC pin must have a 1-µF to 4.7-µF bypass capacitor placed as close as possible to the pin and properly grounded. Do not load the VCC pin or short it to ground during operation. Shorting VCC pin to ground during operation can damage the device.
The UVLO on VCC voltage, VCC_UVLO, turns off the regulation when VCC voltage is too low. It prevents the LM73605-Q1/6-Q1 from operating until the VCC voltage is enough for the internal circuitry. Hysteresis on VCC_UVLO prevents the part from turning off during power up if VIN droops due to input current demands. The LDO generates VCC voltage from one of the two inputs: the supply voltage VIN, or the BIAS input. When BIAS is tied to ground, the LDO input is VIN. When BIAS is tied to a voltage higher than 3.3 V, the LDO input is VBIAS. BIAS voltage must be lower than both VIN and 18 V.
The BIAS input is designed to reduce the LDO power loss. The LDO power loss is:
The higher the difference between the input and output voltages of the LDO, the more loss occurs to supply the same LDO output current. The BIAS input provides an option to supply the LDO with a lower voltage than VIN, to reduce the difference of the input and output voltages of the LDO and reduce power loss. For example, if the LDO current is 10 mA at a certain frequency with VIN = 24 V and VOUT = 5 V. The LDO loss with BIAS tied to ground is equal to 10 mA × (24 V – 3.27 V) = 207.3 mW, while the loss with BIAS tied to VOUT is equal to 10 mA × (5 – 3.27) = 17.3 mW.
The efficiency improvement is more significant at light and mid loads because the LDO loss is a higher percentage in the total loss. The improvements is more significant with higher switching frequency because the LDO current is higher at higher switching frequency. The improvement is more significant when VIN » VOUT because the voltage difference is higher.
Figure 8-6 and Figure 8-7 show efficiency improvement with bias tied to VOUT in a VOUT = 5 V and fSW = 2200 kHz application, in auto mode and FPWM mode, respectively.
VOUT = 5 V | fSW = 2200 kHz | Auto Mode |
VOUT = 5 V | fSW = 2200 kHz | FPWM Mode |
TI recommends tying the BIAS pin to VOUT when VOUT is equal to or greater than 3.3 V and no greater than 18 V. Tie the BIAS pin to ground when not in use. A ceramic capacitor, CBIAS, can be used from the BIAS pin to ground for bypassing. If VOUT has high frequency noise or spikes during transients or fault conditions, a resistor (1 to 10 Ω) connected between VOUT to BIAS can be used together with CBIAS for filtering.
The VCC voltage is typically 3.27 V. When the LM73605-Q1/6-Q1 operating in PFM mode with frequency foldback, VCC voltage is reduced to 3.1 V (typical) to further decrease the quiescent current and improve efficiency at very light loads. Figure 8-8 shows an example of VCC voltage change with mode change.
VOUT = 5 V | fSW = 500 kHz | VIN = 12 V |
VCC voltage has an internal UVLO threshold, VCC_UVLO. When VCC voltage is higher than VCC_UVLO rising threshold, the device is active and in normal operation if VEN > VEN_VOUT_H. If VCC voltage droops below VCC_UVLO falling threshold, the VOUT is shut down.