ZHCSIZ1G
May 2010 – November 2018
LM98640QML-SP
PRODUCTION DATA.
1
特性
2
应用
3
说明
4
修订历史记录
5
Pin Configuration and Functions
Pin Functions
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Thermal Information
6.5
Quality Conformance Inspection
6.6
LM98640QML-SP Electrical Characteristics
6.7
AC Timing Specifications
6.8
Typical Performance Characteristics
7
Detailed Description
7.1
Overview
7.2
Functional Block Diagram
7.3
Feature Description
7.3.1
Input Sampling Modes
7.3.1.1
Sample & Hold Mode
7.3.1.1.1
Sample & Hold Mode CLAMP/SAMPLE Adjust
7.3.1.2
CDS Mode
7.3.1.2.1
CDS Mode Bimodal Offset
7.3.1.2.2
CDS Mode CLAMP/SAMPLE Adjust
7.3.2
Input Bias and Clamping
7.3.2.1
Sample and Hold Mode Biasing
7.3.2.2
CDS Mode Biasing
7.3.2.3
VCLP DAC
7.3.3
Programmable Gain
7.3.3.1
CDS/SH Stage Gain
7.3.3.2
PGA Gain Plots
7.3.4
Programmable Analog Offset Correction
7.3.5
Analog to Digital Converter
7.3.6
LVDS Output
7.3.6.1
LVDS Output Voltage
7.3.6.2
LVDS Output Modes
7.3.6.3
TXFRM Output
7.3.6.3.1
Output Mode 1 - Dual Lane
7.3.6.3.2
Output Mode 2 - Quad Lane
7.3.7
Clock Receiver
7.3.8
Power Trimming
7.4
Device Functional Mode
7.4.1
Powerdown Modes
7.4.2
LVDS Test Modes
7.4.2.1
Test Mode 0 - Fixed Pattern
7.4.2.2
Test Mode 1 - Horizontal Gradient
7.4.2.3
Test Mode 2 - Vertical Gradient
7.4.2.4
Test Mode 3 - Lattice Pattern
7.4.2.5
Test Mode 4 - Stripe Pattern
7.4.2.6
Test Mode 5 - LVDS Test Pattern (Synchronous)
7.4.2.7
Test Mode 6 - LVDS Test Pattern (Asynchronous)
7.4.2.8
Pseudo Random Number Mode
7.5
Programming
7.5.1
Serial Interface
7.5.2
Writing to the Serial Registers
7.5.3
Reading the Serial Registers
7.5.4
Serial Interface Timing Details
7.6
Register Maps
7.6.1
Register Definitions
8
Application and Implementation
8.1
Application Information
8.1.1
Total Ionizing Dose
8.1.2
Single Event Latch-Up and Functional Interrupt
8.1.3
Single Event Effects
8.2
Typical Application
8.2.1
Sample/Hold Mode
8.3
Initialization Set Up
9
Layout
9.1
Layout Guidelines
9.1.1
Power Planes
9.1.2
Bypass Capacitors
9.1.3
Ground Plane
9.1.4
Thermal Management
10
器件和文档支持
10.1
器件支持
10.1.1
开发支持
10.1.1.1
评估板
10.1.1.2
寄存器编程软件
10.2
接收文档更新通知
10.3
社区资源
10.4
出口管制提示
10.5
商标
10.6
静电放电警告
10.7
术语表
11
机械、封装和可订购信息
11.1
工程样片
封装选项
请参考 PDF 数据表获取器件具体的封装图。
机械数据 (封装 | 引脚)
NBB|68
散热焊盘机械数据 (封装 | 引脚)
订购信息
zhcsiz1g_oa
zhcsiz1g_pm
6.8
Typical Performance Characteristics
T
A
= 25°C, F
S
= 15 MHz, PGA Gain = 1x, CDS Gain = 1x, Dual Lane Output Mode, F
IN
= 7.48 MHz unless otherwise stated.
Figure 1.
DNL vs Output Code
Figure 3.
DNL vs Voltage
Figure 5.
SNR, SFDR and SINAD vs F
S
Figure 7.
SNR, SFDR and SINAD vs Voltage
Figure 9.
THD and Noise vs Temperature
Figure 11.
Power vs F
S
Figure 2.
INL vs Output Code
Figure 4.
INL vs Voltage
Figure 6.
SNR, SFDR and SINAD vs Temperature
Figure 8.
THD and Noise vs F
S
Figure 10.
THD and Noise vs Voltage
Figure 12.
Dynamic PSRR vs Power Supply Frequency
千亿体育app官网登录(中国)官方网站IOS/安卓通用版/手机APP
|
米乐app下载官网(中国)|ios|Android/通用版APP最新版
|
米乐|米乐·M6(中国大陆)官方网站
|
千亿体育登陆地址
|
华体会体育(中国)HTH·官方网站
|
千赢qy国际_全站最新版千赢qy国际V6.2.14安卓/IOS下载
|
18新利网v1.2.5|中国官方网站
|
bob电竞真人(中国官网)安卓/ios苹果/电脑版【1.97.95版下载】
|
千亿体育app官方下载(中国)官方网站IOS/安卓/手机APP下载安装
|