ZHCSIZ1G May 2010 – November 2018 LM98640QML-SP
PRODUCTION DATA.
This test mode provides an LVDS output with a fixed value output during the valid pixel region. The fixed value is set via the Test Pattern Value registers. The Test Pattern Value register is split into two registers the upper 6 bits of the test code in first register, and the lower 8 bits of the test code in the second.