ZHCSIZ1G May 2010 – November 2018 LM98640QML-SP
PRODUCTION DATA.
NOTE: Registers need to be written with baseline values after power-up to place part in a valid state.
ADDRESS
(BINARY) |
REGISTER
TITLE |
BASELINE
(BINARY) |
BIT(s) | DESCRIPTION | |
---|---|---|---|---|---|
00 0000 | Main Configuration | 0000 0100 | [7:0] | Main Configuration | |
[7] | Not Used | ||||
[6] | Coarse DAC Enable | ||||
0 Disable | |||||
1 Enable | |||||
[5] | Fine DAC Enable | ||||
0 Disable | |||||
1 Enable | |||||
[4] | Reserved | ||||
[3] | CLPIN Gating Enable | ||||
0 CLPIN not gated by CLAMP | |||||
1 CLPIN gated by CLAMP (=logical "and" of CLPIN and CLAMP) | |||||
[2] | Gain Mode Select. Selects either a 1x or 2x gain mode in the CDS/Sample/Hold Block | ||||
0 1x Gain in the CDS/Sample/Hold Block | |||||
1 2x Gain in the CDS/Sample/Hold Block | |||||
[1] | Reserved. Set to 0. | ||||
[0] | CDS / Sample/Hold Mode select. | ||||
0 Disabled. Correlated Double Sample Mode disabled. | |||||
1 Enabled. Correlated Double Sample Mode enabled. | |||||
00 0001 | Powerdown Control | 0000 0000 | [7:0] | Powerdown Control Register | |
[7] | Master Powerdown | ||||
0 Fully Powered. | |||||
1 Powerdown Mode. Over rides bits [6:0]. | |||||
[6] | VCLP Powerdown | ||||
0 VCLP Fully Powered. | |||||
1 VCLP Powerdown Mode. | |||||
[5] | Channel 2 Reference Buffer Powerdown | ||||
0 Reference Buffer Fully Powered. | |||||
1 Reference Buffer Powerdown Mode. | |||||
[4] | Channel 1 Reference Buffer Powerdown | ||||
0 Reference Buffer Fully Powered. | |||||
1 Reference Buffer Powerdown Mode. | |||||
[3] | Channel 2 PGA Powerdown | ||||
0 OpAmp Fully Powered. | |||||
1 OpAmp Powerdown Mode. | |||||
[2] | Channel 1 PGA Powerdown | ||||
0 OpAmp Fully Powered. | |||||
1 OpAmp Powerdown Mode. | |||||
[1] | Channel 2 ADC Powerdown | ||||
0 Amplifier Fully Powered. | |||||
1 Amplifier Powerdown Mode. | |||||
[0] | Channel 1 ADC Powerdown | ||||
0 ADC Fully Powered. | |||||
1 ADC Powerdown Mode. | |||||
00 0010 | PGA Power Trimming | 0010 0100 | [7:0] | PGA Power Trimming Register. | |
[7:6] | Not Used | ||||
[5:3] | PGA Stage 1 Current Trimming | ||||
Tunable between 000-Weak to 111-Strong (Default 100) | |||||
[2:0] | PGA Stage 2 Current Trimming | ||||
Tunable between 000-Weak to 111-Strong (Default 100) | |||||
00 0011 | ADC Power Trimming | 0101 1011 | [7:0] | ADC Power Trimming Register. | |
[7:6] | Reserved. Set to 2'b01. | ||||
[5:3] | ADC Current Trimming 2(Not Binary Weighted) | ||||
000 25% Power | |||||
001 50% Power | |||||
011 75% Power (Default) | |||||
111 100% Power | |||||
[2:0] | ADC Current Trimming 1 (Not Binary Weighted) | ||||
000 25% Power | |||||
001 50% Power | |||||
011 75% Power (Default) | |||||
111 100% Power | |||||
00 0100 | VCLP Control | 0111 0100 | [7:0] | Voltage Clamp Buffer Control Register. | |
[7] | Not Used | ||||
[6] | Buffer Enable | ||||
0 Disabled. Resistor Ladder is driving VCLP pin. | |||||
1 Enabled. Resistor Ladder is buffered to VCLP pin. | |||||
[5] | VCLP Enable | ||||
0 Disabled. VCLP pin can be externally driven. | |||||
1 Enabled. VCLP pin is in output mode. | |||||
[4:0] | Voltage Level of VCLP pin. | ||||
VCLP range is 200mV to 3.1V in 100mV steps for (binary) settings 00000 to 11101. Settings 11110 and 11111 are not used. | |||||
00 0101 | LVDS Output Modes | 0000 1110 | [7:0] | LVDS Output Configuration Register. | |
[7] | Serializer Data Reset. (Not self-clearing) | ||||
[6:4] | Not Used. | ||||
[3] | LVDS Output Mode | ||||
0 Dual Lane Mode (see Output Mode 1 - Dual Lane) | |||||
1 Quad Lane Mode (see Output Mode 2 - Quad Lane) | |||||
[2] | LVDS Driver Enable. | ||||
0 LVDS Drivers Disabled | |||||
1 LVDS Drivers Enabled | |||||
(Note: In Dual Lane Mode TX0 and TX3 are disabled regardless of driver enable) | |||||
[1:0] | LVDS Amplitude and Common Mode Voltage. | ||||
00 250mV (1.2V DC Offset) | |||||
01 300mV (1.2V DC Offset) | |||||
10 350mV (1.1V DC Offset) | |||||
11 400mV (1.1V DC Offset) | |||||
00 0110 | Sample & Hold | 1000 0001 | [7:0] | Sample & Hold Mode Register | |
[7] | Sample & Hold Mode Enable | ||||
0 Disabled. | |||||
1 Enabled. | |||||
[6:3] | Not Used. | ||||
[2:1] | Reference Buffer Power Level | ||||
11 100% Power. Used for FINCLK = 20-40MHz. | |||||
10 60% Power. Used for FINCLK = 10-20MHz. | |||||
01 60% Power. Used for FINCLK = 10-20MHz. | |||||
00 30% Power. Used for FINCLK = 5-10MHz. | |||||
[0] | Reserved. | ||||
00 0111 | Status | 0000 0000 | [7:0] | Status Register. (Read Only) | |
[7:1] | Not Used. | ||||
[0] | False Lock Detect. | ||||
Indicates if DLL is locked into a half frequency state. | |||||
00 1001 | Clock Monitor | 0000 0000 | [7:0] | Internal Clock Signal Monitor Register | |
[7:5] | Not Used. | ||||
[4:3] | Enable and select clocks to be monitored on the Digital Timing Monitor. (DTM) | ||||
00 Disable Digital Timing Monitor Pins (DTM0, DTM1) | |||||
01 Send CLAMPEVEN to DTM0 pin, and SAMPLEEVEN to DTM1 | |||||
10 Send CLAMPODD to DTM0 pin, and SAMPLEODD to DTM1 | |||||
11 Send ODD tag and ADC Clock to the DTM. | |||||
[2:0] | Reserved. Set to 000. |
ADDRESS
(BINARY) |
REGISTER
TITLE |
BASELINE
(BINARY) |
BIT(s) | DESCRIPTION |
---|---|---|---|---|
01 0000 | CDAC1 | 0000 0000 | [7:0] | Channel 1 Coarse DAC Register. |
[7:1] | Not Used. | |||
[0] | Bit 8 of Channel 1 Coarse DAC Offset Value. | |||
01 0001 | CDAC1 | 1111 1111 | [7:0] | Channel 1 Coarse DAC Offset Value bits 7:0. |
01 0010 | FDAC1 | 0000 0000 | [7:0] | Channel 1 Fine DAC Register. |
[7:1] | Not Used. | |||
[0] | Bit 8 of Channel 1 Fine DAC Offset Value. | |||
01 0011 | FDAC1 | 1111 1111 | [7:0] | Channel 1 Fine DAC Offset Value bits 7:0. |
01 0101 | PGA1 | 0110 0001 | [7:0] | Channel 1 Programmable Gain Amplifier Value. |
01 1000 | CDAC2 | 0000 0000 | [7:0] | Channel 2 Coarse DAC Register. |
[7:1] | Not Used. | |||
[0] | Bit 8 of Channel 2 Coarse DAC Offset Value. | |||
01 1001 | CDAC2 | 1111 1111 | [7:0] | Channel 2 Coarse DAC Offset Value bits 7:0. |
01 1010 | FDAC2 | 0000 0000 | [7:0] | Channel 2 Fine DAC Register. |
[7:1] | Not Used. | |||
[0] | Bit 8 of Channel 2 Fine DAC Offset Value. | |||
01 1011 | FDAC2 | 1111 1111 | [7:0] | Channel 2 Fine DAC Offset Value bits 7:0. |
01 1100 | PGA2 | 0110 0001 | [7:0] | Channel 2 Programmable Gain Amplifier Value. |
ADDRESS
(BINARY) |
REGISTER
TITLE |
BASELINE
(BINARY) |
BIT(s) | DESCRIPTION |
---|---|---|---|---|
10 0000 | Clamp Start | 0000 1000 | [7:0] | Clamp Start Register. |
[7:6] | Not Used. | |||
[5:0] | CLAMP Starting Index. 0-63d position for rising edge of CLAMP signal. Valid only in CDS Mode. | |||
10 0001 | Clamp End | 0001 1100 | [7:0] | Clamp End Register. |
[7:6] | Not Used. | |||
[5:0] | CLAMP End Index. 0-63d position for falling edge of CLAMP signal. Valid only in CDS Mode. | |||
10 0010 | Sample Start | 0010 1000 | [7:0] | Sample Start Register. |
[7:6] | Not Used. | |||
[5:0] | SAMPLE starting Index. 0-63d position for rising edge of SAMPLE signal. | |||
10 0011 | Sample End | 0011 1100 | [7:0] | Sample End Register. |
[7:6] | Not Used. | |||
[5:0] | SAMPLE End Index. 0-63d position for falling edge of SAMPLE signal. | |||
10 0101 | INCLK Range | 0000 0010 | [7:0] | INCLK Range Register. |
[7] | Not Used. | |||
[6:4] | INCLK Range. | |||
000 25 to 40 MHz Operation | ||||
001 14 to 25 MHz Operation | ||||
010 10 to 14 MHz Operation | ||||
011 7.5 to 10 MHz Operation | ||||
100 6 to 7.5 MHz Operation | ||||
101 5 to 6 MHz Operation | ||||
110 Not Used | ||||
111 Not Used | ||||
[3:2] | Not Used. | |||
[1:0] | DLL Range | |||
11 Reserved | ||||
10 14 to 40 MHz Operation | ||||
01 7.5 to 14 MHz Operation | ||||
00 5 to 7.5 MHz Operation | ||||
10 1000 | DLL Configuration | 0000 1111 | [7:0] | DLL Configuration Register |
[7:1] | Reserved | |||
[0] | DLL Reset. (Self Clearing) |