ZHCSDJ6E February 2015 – June 2018 LMH1218
PRODUCTION DATA.
PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
---|---|---|---|---|---|---|
POWER | ||||||
PD | Power dissipation | Locked 75 Ω OUT0 only (800 mVpp), EOM powered down | 300 | mW | ||
Locked OUT1 only (600 mVpp, diff), EOM powered down | 195 | mW | ||||
Transient power during CDR lock acquisition, 75 Ω OUT0 and OUT1 powered up, EOM powered down | 400 | 500 | mW | |||
PD_RAW | Power dissipation in force RAW mode (CDR bypass) | EQ bypass, OUT0 720mVpp, OUT1 600mVpp
IN0 to OUT0 and OUT1 or IN1 to OUT0 and OUT1 |
195 | mW | ||
IN0 to OUT0, OUT1 powered down | 160 | mW | ||||
IN1 to OUT1, OUT0 powered down | 80 | mW | ||||
4-LEVEL INPUT AND 2.5 V LVCMOS DC SPECIFICATIONS | ||||||
VIH | High level input voltage | 4-level input (MODE_SEL, ADDR0/1, ENABLE pins) | 0.95 × VDD | V | ||
VIF | Float level input voltage | 4-level input (MODE_SEL, ADDR0/1, ENABLE pins) | 0.67 × VDD | V | ||
VI20K | 20K to GND input voltage | 4-level input (MODE_SEL, ADDR0/1, ENABLE pins) | 0.33 × VDD | V | ||
VIL | Low level input voltage | 4-level input (MODE_SEL, ADDR0/1, ENABLE pins) | 0.1 | V | ||
VOH | High level output voltage | IOH = -3 mA | 2 | V | ||
VOL | Low level output voltage | IOL = 3 mA | 0.4 | V | ||
IIH | Input high leakage current | Vinput = VDD
SPI Mode: LVCMOS (SPI_SCK, SPI_SS_N) pins |
15 | µA | ||
SMBus Mode: LVCMOS (SMB_SDA, SMB_SCL) pins | 15 | µA | ||||
SMBus Mode: 4-Levels (ADDR0, ADDR1) pins | 20 | 44 | 80 | µA | ||
4-Levels (MODE_SEL, ENABLE) pins | 20 | 44 | 80 | µA | ||
IIL | Input low leakage current | Vinput = GND
SPI Mode: LVCMOS (SPI_MOSI, SPI_SCK) pins |
–15 | µA | ||
Vinput = GND
SPI Mode: LVCMOS (SPI_SS_N) pins |
–37 | µA | ||||
SMBus Mode: LVCMOS (SMB_SDA, SMB_SCL pins | –15 | µA | ||||
SMBus Mode: 4-Levels (ADDR0, ADDR1) pins | –160 | –93 | –40 | µA | ||
4-Levels (MODE_SEL, ENABLE) pins | –160 | –93 | –40 | µA | ||
3.3-V TOLERANT LVCMOS / LVTTL DC SPECIFICATIONS (SDA, SCL, LOS_INT_N) | ||||||
VIH25 | High level input voltage | 2.5-V Supply Voltage | 1.75 | 3.6 | V | |
VIL | Low level input voltage | GND | 0.8 | V | ||
VOL | Low level output voltage | IOL = 1.25 mA | 0.4 | V | ||
IIH | Input high current | VIN = 2.5 V, VDD = 2.5 V | 20 | 40 | μA | |
IIL | Input low current | VIN = GND, VDD = 2.5 V | -10 | 10 | μA | |
SIGNALDETECT | ||||||
SDH | Signal detect (default)
Assert threshold level(2)(3) |
11.88 Gbps, SMPTE (EQ, PLL) Pathological Pattern | 26 | mVP-P | ||
10.3125 Gbps, 1010 Clock Pattern, no media | 30 | mVP-P | ||||
10.3125 Gbps, PRBS31 Pattern | 21 | mVP-P | ||||
SDL | Signal detect (default)
De-assert threshold level(2) |
11.88 Gbps, SMPTE (EQ, PLL) Pathological Patterns | 20 | mVP-P | ||
10.3125 Gbps, 1010 Clock Pattern | 15 | mVP-P | ||||
10.3125 Gbps, PRBS31 Pattern | 12 | mVP-P | ||||
HIGH-SPEED RECEIVE RX INPUTS (IN_n+, IN_n–) | ||||||
R_RD | DC Input differential resistance | 75 | 100 | 125 | Ω | |
RLRX-SDD | Input differential return loss(1) | Measured with the device powered up.
SDD11 10 MHz to 2 GHz |
–14 | dB | ||
SDD11 2 GHz to 6 GHz | –6.5 | dB | ||||
SDD11 6 GHz to 12 GHz | –6.5 | dB | ||||
RLRX-SCD | Differential to common mode Input conversion(1) | Measure with the device powered up.SCD11, 10 MHz to 12 GHz | –20 | dB | ||
HIGH-SPEED OUTPUTS (OUT_n+, OUT_n–) | ||||||
VVOD_OUT1 | Output differential voltage(1)(5) | Default setting, 8T clock pattern | 400 | 600 | 700 | mVP-P |
VVOD_OUT1_DE | De-emphasis Level | VOD = 600 mV, maximum De-Emphasis with 16T clock pattern | –9 | dB | ||
VVOD_OUT1_CLK | Clock output differential voltage | 2.97 GHz,1.485 GHz, 297 MHz, and 270 MHz | 560 | mVP-P | ||
VVOD_OUT0 | Output single ended voltage at OUT0+ with OUT0– terminated(1)(5)(9) | Default setting | 720 | 778 | 880 | mVP-P |
RDIFF_OUT1 | DC output differential resistance | 100 | Ω | |||
RDIFF_OUT0 | DC output single-ended resistance | 75 | Ω | |||
TR_F_OUT1 | Output rise/fall time | Full Slew Rate, 20% to 80% using 8T Pattern | 45 | ps | ||
TR_F_OUT0 | Output rise/fall time, PRBS10(1)(5) | 11.88 Gbps | 35 | 45 | ps | |
5.94 Gbps | 35 | 45 | ps | |||
2.97 Gbps | 35 | 45 | ps | |||
1.485 Gbps | 35 | 45 | ps | |||
270 Mbps | 400 | 950 | 1500 | ps | ||
TR_F_OUT0_delta | Output rise/fall time mismatch(1)(5) | 11.88 Gbps | 3 | 18 | ps | |
5.94 Gbps | 3 | 18 | ps | |||
2.97 Gbps | 3 | 18 | ps | |||
1.485 Gbps | 3 | 18 | ps | |||
270 Mbps | 72 | 500 | ps | |||
VOVR_UDR_SHOOT | Output overshoot, undershoot(1)(5) | 12G/6G/3G/HD/SD
Measured with 8T pattern |
2.4% | 3.4% | ||
VDC_OFFSET | DC offset(1) | 12G/6G/3G/HD/SD | ±0.2 | V | ||
VDC_WANDER | DC wander(1) | 12G/6G/3G/HD/SD EQ Pathological | 20 | mV | ||
RLOUT0_S22 | OUT0 single-ended 75-Ω return loss(1)(5)(7) | S22 5 MHz to 1.485 GHz | < –15 | dB | ||
S22 1.485 GHz to 3 GHz | < –10 | dB | ||||
S22 3 GHz to 6 GHz | < –7 | dB | ||||
S22 6 GHz to 12 GHz | < –4 | dB | ||||
RLOUT1_SDD22 | OUT1 differential 100-Ω return loss(1)(5)(6) | SDD22 10 MHz - 2 GHz | –20 | dB | ||
SDD22 2 GHz - 6 GHz | –17 | dB | ||||
SDD22 6 GHz - 11.1 GHz | –14 | dB | ||||
RLOUT1_SCC22 | OUT1 common-mode 50-Ω return loss(1)(5)(6) | SCC22 10 MHz - 4.75 GHz | –11 | dB | ||
SCC22 4.75 GHz - 11.1 GHz | –12 | dB | ||||
VVCM_OUT1_NOISE | AC common-mode voltage noise(1)(5) | VOD = 0.6 Vpp, DE = 0dB, PRBS31, 10.3125 Gbps | 8 | mVRMS | ||
TRCK_LATENCY | Latency reclocked | Reclocked Data | 1.5 UI +195 | ps | ||
TRAW_LATENCY | Latency CDR bypass | Raw Data | 230 | ps | ||
TRANSMIT OUTPUT JITTER SPECIFICATIONS | ||||||
AJ_OUT0 | Alignment jitter(1)(5) | OUT0, PRBS15, 11.88 Gbps | 0.18 | UI | ||
TJ_OUT1 | Total jitter (1E-12)(1)(5) | OUT1, PRBS15 10.3125 Gbps | 0.12 | UI | ||
RJ_OUT1 | Random jitter (rms) | OUT1, PRBS15, 10.3125 Gbps | 0.38 | psRMS | ||
DJ_OUT1 | Deterministic jitter | OUT1, PRBS15, 10.3125 Gbps | 7 | psP-P | ||
DJ_OUT1_RAW | Deterministic jitter | OUT1, RAW MODE (CDR bypass)
PRBS15, 11.88 Gbps, 35 inch FR4 trace, EQ=0x95, VID = 800mVpp |
25 | psP-P | ||
CLOCK DATA RECOVERY | ||||||
DDATA_RATE | ST-2082 (proposed)(8) | 11.88, 11.868 | Gbps | |||
ST-2081 (proposed)(8) | 5.94, 5.934 | Gbps | ||||
SMPTE 424(8) | 2.97, 2.967 | Gbps | ||||
SMPTE 292(8) | 1.485, 1.4835 | Gbps | ||||
SMPTE 259M(8) | 270 | Mbps | ||||
10 GbE(8) | 10.3125 | Gbps | ||||
PPLL_BW | PLL bandwidth at –3 dB | Measured with 0.2UI SJ at 10.3125 Gbps | 8 | MHz | ||
Measured with 0.2UI SJ at 11.88 Gbps | 13 | MHz | ||||
Measured with 0.2UI SJ at 5.94 Gbps | 7 | MHz | ||||
Measured with 0.2UI SJ at 2.97 Gbps | 5 | MHz | ||||
Measured with 0.2UI SJ at 1.485 Gbps | 3 | MHz | ||||
Measured with 0.2UI SJ at 270 Mbps | 1 | MHz | ||||
JTOL | Total input jitter tolerance | TJ = DJ + RJ + SJ,
DJ+RJ = 0.15 UI SJ/PJ, low to high upward sweep (10 kHz to 80 MHz) |
0.65 | UI | ||
TLOCK | Lock time(1)(4) | From signal detected to the lock asserted, HEO/VEO lock monitor disable, same setting for 11.88G, 5.94G, 2.97G, 1.485G and 270-MHz data rates | <5 | ms | ||
TTEMP_LOCK | CDR lock with temperature ramp | Temperature Lock Range, 5ºC per minute ramp up and down, –40ºC to 85ºC operating range | 125 | °C |