ZHCSDJ6E February 2015 – June 2018 LMH1218
PRODUCTION DATA.
By default, the equalized data is fed into the CDR for clock and data recovery. The CDR consists of a reference-less Phase Frequency Detector (PFD), Charge Pump (CP), Voltage Controlled Oscillator (VCO), and Output Data Multiplexer (Mux).
The inputs to the Phase and Frequency Detector (PFD) are the data after the CTLE as well as I and Q clocks from the VCO. The LMH1218 will attempt to lock to the incoming data by tuning the VCO to phase-lock to the incoming data rate.
The supported data rates are listed in the following table. Refer to LMH1218 Programming Guide (SNLU174) for further information on configuring the LMH1218 for different data rates.
DATA RATE RANGE | CDR MODE | COMMENT |
---|---|---|
11.88 Gbps, 11.868 Gbps | Enabled | |
5.94Gbps, 5.934 Gbps | Enabled | |
2.97 Gbps, 2.967 Gbps | Enabled | |
1.485 Gbps, 1.4835 Gbps | Enabled | |
270 Mbps | Enabled | |
10.3125 Gbps | Enabled | |
125 Mbps | Disabled | At 125 Mbps device is in CDR bypass |
1.25 Gbps | Disabled | At 1.25 Gbps device is in CDR bypass |